Patents by Inventor Peter Labrecque

Peter Labrecque has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10008257
    Abstract: Embodiments include systems and methods for improving column selection functionality of memory circuits. Embodiments operate in context of memory bitcells having additional series pass gates (e.g., junction sharing transistors) coupled with a column select signal to form an integrated column select port. Such a column select port can provide each bitcell with column select functionality in a manner that has improved area and power performance over some conventional (added NOR or other logic) approaches. However, the added column select port can still tend to add area, add column select load, and degrade writability (e.g., due to certain charge-sharing effects). Some embodiments are described herein for addressing the area and column select load by sharing certain intermediate nodes among multiple, adjacent bitcells. Other embodiments can include additional ground-connected transistors in a manner that improves writability (e.g., and read noise margin) of the bitcell.
    Type: Grant
    Filed: November 20, 2015
    Date of Patent: June 26, 2018
    Assignee: Oracle International Corporation
    Inventors: Jinho Kwack, Hoyeol Cho, Heechoul Park, Myung Gyoo Won, Peter Labrecque, Jungyong Lee
  • Publication number: 20170148506
    Abstract: Embodiments include systems and methods for improving column selection functionality of memory circuits. Embodiments operate in context of memory bitcells having additional series pass gates (e.g., junction sharing transistors) coupled with a column select signal to form an integrated column select port. Such a column select port can provide each bitcell with column select functionality in a manner that has improved area and power performance over some conventional (added NOR or other logic) approaches. However, the added column select port can still tend to add area, add column select load, and degrade writability (e.g., due to certain charge-sharing effects). Some embodiments are described herein for addressing the area and column select load by sharing certain intermediate nodes among multiple, adjacent bitcells. Other embodiments can include additional ground-connected transistors in a manner that improves writability (e.g., and read noise margin) of the bitcell.
    Type: Application
    Filed: November 20, 2015
    Publication date: May 25, 2017
    Inventors: Jinho Kwack, Hoyeol Cho, Heechoul Park, Myung Gyoo Won, Peter Labrecque, Jungyong Lee
  • Patent number: 8305835
    Abstract: Apparatus and methods are provided for accessing memory elements. An exemplary memory element includes an array of memory cells and a control module. Each memory cell of the array is coupled to an access line, wherein the control module is configured to assert a first signal for a write duty cycle on the access line to enable writing to a first memory cell of the array of memory cells, and the control module is configured to assert a second signal for a read duty cycle on the access line to enable reading from the first memory cell. The write duty cycle and the read duty cycle are each selected from a plurality of possible duty cycles. In an exemplary embodiment, the read duty cycle and the write duty cycle are chosen to optimize a performance parameter for the memory element.
    Type: Grant
    Filed: December 14, 2010
    Date of Patent: November 6, 2012
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Russell Schreiber, Martin Piorkowski, Atif Habib, Peter Labrecque
  • Publication number: 20120147682
    Abstract: Apparatus and methods are provided for accessing memory elements. An exemplary memory element includes an array of memory cells and a control module. Each memory cell of the array is coupled to an access line, wherein the control module is configured to assert a first signal for a write duty cycle on the access line to enable writing to a first memory cell of the array of memory cells, and the control module is configured to assert a second signal for a read duty cycle on the access line to enable reading from the first memory cell. The write duty cycle and the read duty cycle are each selected from a plurality of possible duty cycles. In an exemplary embodiment, the read duty cycle and the write duty cycle are chosen to optimize a performance parameter for the memory element.
    Type: Application
    Filed: December 14, 2010
    Publication date: June 14, 2012
    Applicant: ADVANCED MICRO DEVICES, INC.
    Inventors: Russell SCHREIBER, Marin PIORKOWSKI, Atif HABIB, Peter LABRECQUE
  • Publication number: 20060245240
    Abstract: A static memory logic circuit is disclosed that may reduce bitline delay. The disclosed logic circuit partitions a bitline associated with a column of memory cells into segments. In this manner, a bitline driver in a memory cell need only drive a portion of a bitline rather than the entire bitline. This approach reduces the effective resistance and capacitance associated with the bitline, and may result in less delay through the bitline.
    Type: Application
    Filed: April 28, 2005
    Publication date: November 2, 2006
    Applicant: IBM Corporation
    Inventors: Anthony Gus Aipperspach, Wesley Favors, Peter Labrecque