Patents by Inventor Peter MacWilliams

Peter MacWilliams has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8866830
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including an address decoder to selectively access memory cells within a memory array; a mode register with bit storage circuits to store an enable bit and at least one sub-channel select bit; and control logic. The control logic is coupled to a plurality of address signal lines, the address decoder, and the mode register. In response to the enable bit and the at least one sub-channel select bit, the control logic selects one or more of the address signal lines to capture independent address information to support independent sub-channel memory accesses into the memory array. The control logic couples the independent address information into the address decoder.
    Type: Grant
    Filed: August 17, 2012
    Date of Patent: October 21, 2014
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, James Akiyama, Douglas Gabel
  • Publication number: 20120306902
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including an address decoder to selectively access memory cells within a memory array; a mode register with bit storage circuits to store an enable bit and at least one sub-channel select bit; and control logic. The control logic is coupled to a plurality of address signal lines, the address decoder, and the mode register. In response to the enable bit and the at least one sub-channel select bit, the control logic selects one or more of the address signal lines to capture independent address information to support independent sub-channel memory accesses into the memory array. The control logic couples the independent address information into the address decoder.
    Type: Application
    Filed: August 17, 2012
    Publication date: December 6, 2012
    Inventors: Peter MacWilliams, James Akiyama, Douglas Gabel
  • Patent number: 8310854
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including a memory array, a register, and control logic coupled to the register. The memory array in the memory integrated circuit stores data. The register includes one or more bit storage circuits to store one or more identity bits of an identity value. The control logic provides independent sub-channel memory access into the memory integrated circuit in response to the one or more identity bits stored in the register.
    Type: Grant
    Filed: September 30, 2011
    Date of Patent: November 13, 2012
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, James Akiyama, Kuljit S. Bains, Douglas Gabel
  • Patent number: 8253751
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including an address decoder to selectively access memory cells within a memory array; a mode register with bit storage circuits to store an enable bit and at least one sub-channel select bit; and control logic. The control logic is coupled to a plurality of address signal lines, the address decoder, and the mode register. In response to the enable bit and the at least one sub-channel select bit, the control logic selects one or more of the address signal lines to capture independent address information to support independent sub-channel memory accesses into the memory array. The control logic couples the independent address information into the address decoder.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: August 28, 2012
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, James Akiyama, Douglas Gabel
  • Patent number: 8200883
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including an address decoder to selectively access memory cells within a memory array; a mode register with bit storage circuits to store an enable bit and at least one sub-channel select bit; and control logic. The control logic is coupled to a plurality of address signal lines, the address decoder, and the mode register. In response to the enable bit and the at least one sub-channel select bit, the control logic selects one or more of the address signal lines to capture independent address information to support independent sub-channel memory accesses into the memory array. The control logic couples the independent address information into the address decoder.
    Type: Grant
    Filed: May 24, 2011
    Date of Patent: June 12, 2012
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, James Akiyama, Douglas Gabel
  • Publication number: 20120075902
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including a memory array, a register, and control logic coupled to the register. The memory array in the memory integrated circuit stores data. The register includes one or more bit storage circuits to store one or more identity bits of an identity value. The control logic provides independent sub-channel memory access into the memory integrated circuit in response to the one or more identity bits stored in the register.
    Type: Application
    Filed: September 30, 2011
    Publication date: March 29, 2012
    Inventors: Peter MacWilliams, James Akiyama, Kuljit S. Bains, Douglas Gabel
  • Patent number: 8064237
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including a memory array, a register, and control logic coupled to the register. The memory array in the memory integrated circuit stores data. The register includes one or more bit storage circuits to store one or more identity bits of an identity value. The control logic provides independent sub-channel memory access into the memory integrated circuit in response to the one or more identity bits stored in the register.
    Type: Grant
    Filed: December 21, 2010
    Date of Patent: November 22, 2011
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, James Akiyama, Kuljit S. Bains, Douglas Gabel
  • Patent number: 8032688
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including an address decoder to selectively access memory cells within a memory array; a mode register with bit storage circuits to store an enable bit and at least one sub-channel select bit; and control logic. The control logic is coupled to a plurality of address signal lines, the address decoder, and the mode register. In response to the enable bit and the at least one sub-channel select bit, the control logic selects one or more of the address signal lines to capture independent address information to support independent sub-channel memory accesses into the memory array. The control logic couples the independent address information into the address decoder.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: October 4, 2011
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, James Akiyama, Douglas Gabel
  • Publication number: 20110128765
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including a memory array, a register, and control logic coupled to the register. The memory array in the memory integrated circuit stores data. The register includes one or more bit storage circuits to store one or more identity bits of an identity value. The control logic provides independent sub-channel memory access into the memory integrated circuit in response to the one or more identity bits stored in the register.
    Type: Application
    Filed: December 21, 2010
    Publication date: June 2, 2011
    Inventors: Peter MacWilliams, James Akiyama, Kuljit S. Bains, Douglas Gabel
  • Patent number: 7872892
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including a memory array, a register, and control logic coupled to the register. The memory array in the memory integrated circuit stores data. The register includes one or more bit storage circuits to store one or more identity bits of an identity value. The control logic provides independent sub-channel memory access into the memory integrated circuit in response to the one or more identity bits stored in the register.
    Type: Grant
    Filed: July 5, 2005
    Date of Patent: January 18, 2011
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, James Akiyama, Kuljit S. Bains, Douglas Gabel
  • Publication number: 20090110043
    Abstract: In one embodiment, the present invention includes a method communicating control information for an external adaptive equalization process for a channel coupled between a transmitter and a receiver from an external agent. In this way, the external agent may control tap settings of an equalizer based on feedback information from the receiver responsive to a data pattern generated and transmitted by the transmitter. Other embodiments are described and claimed.
    Type: Application
    Filed: October 31, 2007
    Publication date: April 30, 2009
    Inventors: Richard Mellitz, Bill Samaras, Peter MacWilliams
  • Publication number: 20070157049
    Abstract: The frequency of a bus with at least three agents is limited by both setup and hold timings between any two agents coupled to the bus. To adjust for the setup condition, the bus lengths between any two agents can be short. To adjust for the hold condition, the bus lengths can be long. Different amounts of delay can be built into the bus agents, such as processing cores, which are coupled to a bus with other agents, such other processors or a chipset. The position of an agent on the bus can be used to determine an amount of delay that can be included in the input and output paths of the agent after the semiconductor processing so that a violation of the setup or hold condition does not occur. The delay can be made configurable using links.
    Type: Application
    Filed: December 30, 2005
    Publication date: July 5, 2007
    Inventors: Songmin Kim, Gregory Taylor, Peter MacWilliams
  • Publication number: 20070013704
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including an address decoder to selectively access memory cells within a memory array; a mode register with bit storage circuits to store an enable bit and at least one sub-channel select bit; and control logic. The control logic is coupled to a plurality of address signal lines, the address decoder, and the mode register. In response to the enable bit and the at least one sub-channel select bit, the control logic selects one or more of the address signal lines to capture independent address information to support independent sub-channel memory accesses into the memory array. The control logic couples the independent address information into the address decoder.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 18, 2007
    Inventors: Peter MacWilliams, James Akiyama, Douglas Gabel
  • Publication number: 20070008328
    Abstract: In one embodiment of the invention, a memory integrated circuit is provided including a memory array, a register, and control logic coupled to the register. The memory array in the memory integrated circuit stores data. The register includes one or more bit storage circuits to store one or more identity bits of an identity value. The control logic provides independent sub-channel memory access into the memory integrated circuit in response to the one or more identity bits stored in the register.
    Type: Application
    Filed: July 5, 2005
    Publication date: January 11, 2007
    Inventors: Peter MacWilliams, James Akiyama, Kuljit Bains, Douglas Gabel
  • Patent number: 6209072
    Abstract: A source synchronous interface between a master device and slave device is described. A master device having a plurality of deskew latches is coupled to a slave device via a bus. The master device communicates commands and first timing information to the slave device via the bus. In response, the slave device communicates data and second timing information to the master device via the bus. When data is communicated from the slave device to the master device, the data is stored in one of the plurality of deskew latches until accessed by the master device. The plurality of deskew latches ensure that the master device will always read valid data for the full range of skew of the first and second timing information.
    Type: Grant
    Filed: May 6, 1997
    Date of Patent: March 27, 2001
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, Bindi Prasad, Manoji Khare, Dilip Sampath
  • Patent number: 6202125
    Abstract: A computer system having a processor-cache protocol supporting multiple cache configurations is described. The computer system has a processor having a cache control circuit to control multiple cache memory circuits. The processor including its cache control circuit is coupled to a cache bus. A second level cache memory is also coupled to the cache bus. The cache control circuit controls the second level cache by issuing commands that are executed by the second level cache.
    Type: Grant
    Filed: May 6, 1997
    Date of Patent: March 13, 2001
    Assignee: Intel Corporation
    Inventors: Dan Patterson, Bindi Prasad, Gurbir Singh, Peter MacWilliams, Steve Hunt, Phil G. Lee
  • Patent number: 5572703
    Abstract: A protocol and related apparatus for snoop stretching in a computer system having at least one requesting agent for issuing bus transaction requests and at least one snooping agent for monitoring transaction requests and issuing bus signals onto an external bus. The bus transactions are timed by a bus clock signal having a plurality of cycles. To indicate snoop stretching, during a first cycle a first snooping agent asserts both a HIT# bus signal and a HITM# bus signal together to indicate that the first snooping agent must delay assertion of valid snoop results for a predetermined snoop period. During a later cycle, to indicate the end of the snoop stretch, the first snooping agent deasserts the assertion of both the HIT# and HITM# signals together and asserts its valid snoop results. The HIT# and HITM# signals alone each represent valid snoop results.
    Type: Grant
    Filed: March 1, 1994
    Date of Patent: November 5, 1996
    Assignee: Intel Corporation
    Inventors: Peter MacWilliams, Nitin V. Sarangdhar, Matthew Fisch, Amit Merchant
  • Patent number: 5421734
    Abstract: The present invention provides an apparatus for evolving a 5 volt V.sub.cc signaling environment to a 3.3 volt V.sub.cc signaling environment. A 5 volt bus connector and a 3.3 volt bus connector are provided with a key disposed at different locations on the respective connectors. A 5 volt circuit board, populated with components compatible with 5 volt signaling environment, includes a mating key designed to receive the key of the 5 volt connector. A 3.3 volt circuit board, populated with components compatible with 3.3 volt signaling environment, includes a mating key designed to receive the key of the 3.3 volt connector. Accordingly, the 5 volt circuit board may only be inserted into the 5 volt connector, and the 3.3 volt circuit board may only be inserted into the 3.3 volt connector. A universal dual voltage board is provided which may be populated with components compatible with either 5 volt or 3.3 volt signaling environment.
    Type: Grant
    Filed: November 3, 1993
    Date of Patent: June 6, 1995
    Assignee: Intel Corporation
    Inventor: Peter MacWilliams