Patents by Inventor Peter Mark O'Neill

Peter Mark O'Neill has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8536693
    Abstract: A tiered integrated circuit (IC) assembly includes stacks of a limited number of ICs coupled to each other and arranged in a first direction across a base tier and a second tier. The base tier includes ICs and a data bridge. Each of the ICs includes a respective array of through silicon vias (TSVs) arranged in parallel with the first direction. The data bridge includes submicron metal interconnects (densely spaced electrical conductors) arranged in a plane that is substantially orthogonal to the first direction. The second tier is adjacent to the base tier and includes respective high-performance ICs different from the ICs of the base tier. The TSVs provide power and ground paths to the ICs in the second tier. In an example embodiment, the ICs in the second tier support one or more data bridges for connecting adjacent stacks.
    Type: Grant
    Filed: July 20, 2010
    Date of Patent: September 17, 2013
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Thomas Dungan, Peter Mark O'Neill
  • Patent number: 8455936
    Abstract: A configurable memory sheet includes a plurality of segmentable memory banks arranged on a repeating grid such that the plurality of segmentable memory banks can be configured for applications with a variety of circuit elements, where the plurality of segmentable memory banks are configured into memories by their connections to the variety of circuit elements.
    Type: Grant
    Filed: February 25, 2010
    Date of Patent: June 4, 2013
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventor: Peter Mark O'Neill
  • Patent number: 8174108
    Abstract: An integrated circuit package comprises a package substrate, an application specific integrated circuit (ASIC) having a first area and formed on a first wafer made from a select semiconductor material, a second wafer of the select semiconductor material, and a supplemental-integrated circuit. The supplemental-integrated circuit has a second area different from the first area. The first wafer includes a through-wafer via to couple the ASIC to the package substrate. An active surface of the ASIC is coupled to the second wafer. The second wafer is arranged with a window there through that is sized to closely receive and align one or more bonding interfaces of the supplemental-integrated circuit to respective bonding interfaces of the ASIC. A corresponding method for assembling a die-stacked integrated circuit package is disclosed.
    Type: Grant
    Filed: March 24, 2010
    Date of Patent: May 8, 2012
    Assignee: Avago Technologies Enterprise IP (Singapore) Pte. Ltd.
    Inventor: Peter Mark O'Neill
  • Publication number: 20120020027
    Abstract: A tiered integrated circuit (IC) assembly includes stacks of a limited number of ICs coupled to each other and arranged in a first direction across a base tier and a second tier. The base tier includes ICs and a data bridge. Each of the ICs includes a respective array of through silicon vias (TSVs) arranged in parallel with the first direction. The data bridge includes submicron metal interconnects (densely spaced electrical conductors) arranged in a plane that is substantially orthogonal to the first direction. The second tier is adjacent to the base tier and includes respective high-performance ICs different from the ICs of the base tier. The TSVs provide power and ground paths to the ICs in the second tier. In an example embodiment, the ICs in the second tier support one or more data bridges for connecting adjacent stacks.
    Type: Application
    Filed: July 20, 2010
    Publication date: January 26, 2012
    Applicant: Avago Technologies Enterprise IP (Singapore) Pte. Ltd.
    Inventors: Thomas Dungan, Peter Mark O'Neill
  • Publication number: 20110233757
    Abstract: An integrated circuit package comprises a package substrate, an application specific integrated circuit (ASIC) having a first area and formed on a first wafer made from a select semiconductor material, a second wafer of the select semiconductor material, and a supplemental-integrated circuit. The supplemental-integrated circuit has a second area different from the first area. The first wafer includes a through-wafer via to couple the ASIC to the package substrate. An active surface of the ASIC is coupled to the second wafer. The second wafer is arranged with a window there through that is sized to closely receive and align one or more bonding interfaces of the supplemental-integrated circuit to respective bonding interfaces of the ASIC. A corresponding method for assembling a die-stacked integrated circuit package is disclosed.
    Type: Application
    Filed: March 24, 2010
    Publication date: September 29, 2011
    Applicant: Avago Technologies Enterprise IP (Singapore) Pte. Ltd.
    Inventor: Peter Mark O'Neill
  • Publication number: 20110204917
    Abstract: A configurable memory sheet includes a plurality of segmentable memory banks arranged on a repeating grid such that the plurality of segmentable memory banks can be configured for applications with a variety of circuit elements, where the plurality of segmentable memory banks are configured into memories by their connections to the variety of circuit elements.
    Type: Application
    Filed: February 25, 2010
    Publication date: August 25, 2011
    Applicant: Avago Technologies Enterprise IP (Singapore) Pte. Ltd.
    Inventor: Peter Mark O'Neill
  • Patent number: 7564893
    Abstract: A test system is capable of performing parallel modulation error measurement of transceivers using a loop-back configuration. Each transceiver includes a transmitter and a receiver. A signal generator generates a first modulated signal for input to the receivers of the transceivers. A tester is operable to measure a first demodulation error produced by the receiver in response to the first modulated signal and to measure a modulation error of the transmitter based on the first demodulation error and a second demodulation error. The second demodulation error is produced by the receiver in response to a second modulated signal generated by the transmitter and coupled from the transmitter to the receiver.
    Type: Grant
    Filed: March 22, 2005
    Date of Patent: July 21, 2009
    Assignee: Agilent Technologies, Inc.
    Inventor: Peter Mark O'Neill