Patents by Inventor Peter O. Luthi

Peter O. Luthi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8411676
    Abstract: A reconfigurable compute engine interconnect fabric includes a reconfigurable interconnect layer (24, FIG. 2) between an application layer (22) and a physical layer (26) which identifies the input and output pins for the engine and their functions.
    Type: Grant
    Filed: August 24, 2009
    Date of Patent: April 2, 2013
    Assignee: Wisterium Development LLC
    Inventors: Matthew J. Thiele, Robert P. Boland, Peter O. Luthi
  • Patent number: 7958351
    Abstract: A method of operating a multi-level security system including the steps of providing a plurality of processors. At least some of said processors are equipped with a data card which permits simultaneous processing of different classification levels of information and the dynamic reallocation of processors to different classification levels.
    Type: Grant
    Filed: December 31, 2002
    Date of Patent: June 7, 2011
    Assignee: Wisterium Development LLC
    Inventor: Peter O. Luthi
  • Publication number: 20100014513
    Abstract: A reconfigurable compute engine interconnect fabric includes a reconfigurable interconnect layer (24, FIG. 2) between an application layer (22) and a physical layer (26) which identifies the input and output pins for the engine and their functions.
    Type: Application
    Filed: August 24, 2009
    Publication date: January 21, 2010
    Inventors: Matthew J. Thiele, Robert P. Boland, Peter O. Luthi
  • Publication number: 20090238166
    Abstract: In a communications or jamming system, accurate timing of the transmission of digitally processed signals is accomplished through the use of standard off-the-shelf components. In order to eliminate the need for high-cost, difficult to develop, specific digital hardware or realtime synchronous software not available from the standard off-the-shelf components, the output from the non-real time components is coupled to a realtime interface that assures nanosecond timing accuracy regardless of timing errors introduced by the off-the-shelf components. In one embodiment, the signals to be transmitted are digitized and then packetized, with the data to be transmitted reconstructed using non-real time digital processing.
    Type: Application
    Filed: May 29, 2009
    Publication date: September 24, 2009
    Inventors: Robert P. Boland, Peter Simonson, Peter O. Luthi, Matthew J. Thiele
  • Patent number: 7580404
    Abstract: A reconfigurable compute engine interconnect fabric includes a reconfigurable interconnect layer (24, FIG. 2) between an application layer (22) and a physical layer (26) which identifies the input and output pins for the engine and their functions.
    Type: Grant
    Filed: June 26, 2003
    Date of Patent: August 25, 2009
    Assignee: BAE Systems Information and Electronic Systems Integration Inc.
    Inventors: Matthew J. Thiele, Robert P. Boland, Peter O. Luthi
  • Patent number: 7573863
    Abstract: In a communications or jamming system, accurate timing for the control of the frequency, amplitude, modulation type, pulse repetition rate or other transmit characteristics is achieved for the transmission of digitally processed packetized signals through the use of standard non-realtime off-the-shelf components for the digital processing and a realtime interface which reads transmit chain headers and, with the assistance of a precise time reference, assures that the transmit chain is configured in time to transmit the packets. Note that the realtime interface assures nanosecond timing accuracy regardless of timing errors introduced by the off-the-shelf components used in upstream digital processing.
    Type: Grant
    Filed: August 22, 2002
    Date of Patent: August 11, 2009
    Assignee: BAE Systems Information and Electronic Systems Integration Inc.
    Inventors: Robert P. Boland, Peter Simonson, Peter O. Luthi, Matthew J. Thiele
  • Patent number: 7573864
    Abstract: In a communications or jamming system, accurate timing of the transmission of digitally processed signals is accomplished through the use of standard off-the-shelf components. In order to eliminate the need for high-cost, difficult to develop, specific digital hardware or realtime synchronous software not available from the standard off-the-shelf components, the output from the non-real time components is coupled to a realtime interface that assures nanosecond timing accuracy regardless of timing errors introduced by the off-the-shelf components. In one embodiment, the signals to be transmitted are digitized and then packetized, with the data to be transmitted reconstructed using non-real time digital processing.
    Type: Grant
    Filed: August 22, 2002
    Date of Patent: August 11, 2009
    Assignee: BAE Systems Information and Electronic Systems Integration Inc.
    Inventors: Robert P. Boland, Peter Simonson, Peter O. Luthi, Matthew J. Thiele
  • Publication number: 20040044902
    Abstract: A method of operating a multi-level security system including the steps of providing a plurality of processors. At least some of said processors are equipped with a data card which permits simultaneous processing of different classification levels of information and the dynamic reallocation of processors to different classification levels.
    Type: Application
    Filed: December 31, 2002
    Publication date: March 4, 2004
    Inventor: Peter O. Luthi
  • Publication number: 20040037282
    Abstract: In a communications or jamming system, accurate timing for the control of the frequency, amplitude, modulation type, pulse repetition rate or other transmit characteristics is achieved for the transmission of digitally processed packetized signals through the use of standard non-realtime off-the-shelf components for the digital processing and a realtime interface which reads transmit chain headers and, with the assistance of a precise time reference, assures that the transmit chain is configured in time to transmit the packets. Note that the realtime interface assures nanosecond timing accuracy regardless of timing errors introduced by the off-the-shelf components used in upstream digital processing.
    Type: Application
    Filed: August 22, 2002
    Publication date: February 26, 2004
    Applicant: BAE SYSTEMS INFORMATION ELECTRONIC SYSTEMS INTEGRATION, INC.
    Inventors: Robert P. Boland, Peter Simonson, Peter O. Luthi, Matthew J. Thiele
  • Publication number: 20040037253
    Abstract: In a communications or jamming system, accurate timing of the transmission of digitally processed signals is accomplished through the use of standard off-the-shelf components. In order to eliminate the need for high-cost, difficult to develop, specific digital hardware or realtime synchronous software not available from the standard off-the-shelf components, the output from the non-real time components is coupled to a realtime interface that assures nanosecond timing accuracy regardless of timing errors introduced by the off-the-shelf components. In one embodiment, the signals to be transmitted are digitized and then packetized, with the data to be transmitted reconstructed using non-real time digital processing.
    Type: Application
    Filed: August 22, 2002
    Publication date: February 26, 2004
    Applicant: BAE SYSTEMS INFORMATION ELECTRONIC SYSTEMS INTEGRATION, INC.
    Inventors: Robert P. Boland, Peter Simonson, Peter O. Luthi, Matthew J. Thiele