Patents by Inventor Peter P. Altice, Jr.
Peter P. Altice, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11282891Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: GrantFiled: December 16, 2019Date of Patent: March 22, 2022Assignee: Samsung Electronics Co., Ltd.Inventors: Peter P. Altice, Jr., Jeffery A. McKee
-
Publication number: 20200119060Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: ApplicationFiled: December 16, 2019Publication date: April 16, 2020Applicant: Samsung Electronics Co., Ltd.Inventors: Peter P. ALTICE Jr., Jeffery A. MCKEE
-
Patent number: 10566379Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: GrantFiled: July 11, 2018Date of Patent: February 18, 2020Assignee: Samsung Electronics Co., Ltd.Inventors: Peter P. Altice, Jr., Jeffery A. McKee
-
Publication number: 20180331133Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: ApplicationFiled: July 11, 2018Publication date: November 15, 2018Applicant: Samsung Electronics Co., Ltd.Inventors: Peter P. ALTICE, JR., Jeffery A. McKee
-
Patent number: 10032825Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: GrantFiled: June 18, 2013Date of Patent: July 24, 2018Assignee: SAMSUNG ELECTRONICS, CO., LTD.Inventors: Peter P. Altice, Jr., Jeffery A. McKee
-
Publication number: 20130277537Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: ApplicationFiled: June 18, 2013Publication date: October 24, 2013Applicant: MICRON TECHNOLOGY, INC.Inventors: Peter P. Altice, JR., Jeffery A. McKee
-
Patent number: 8471938Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: GrantFiled: December 1, 2011Date of Patent: June 25, 2013Assignee: Micron Technology, Inc.Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
-
Publication number: 20120074300Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: ApplicationFiled: December 1, 2011Publication date: March 29, 2012Inventors: Peter P. Altice, JR., Jeffrey A. McKee
-
Patent number: 8138462Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.Type: GrantFiled: February 26, 2010Date of Patent: March 20, 2012Assignee: Round Rock Research, LLCInventors: Peter P. Altice, Jr., Jeffrey Bruce, Jeff A. Mckee, Joey Shah, Richard A. Mauritzson
-
Patent number: 8115157Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.Type: GrantFiled: February 26, 2010Date of Patent: February 14, 2012Assignee: Round Rock Research, LLCInventors: Peter P. Altice, Jr., Jeffrey Bruce, Jeff A. Mckee, Joey Shah, Richard A. Mauritzson
-
Patent number: 8081249Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: GrantFiled: September 26, 2008Date of Patent: December 20, 2011Assignee: Micron Technology, Inc.Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
-
Patent number: 7829969Abstract: Embodiments of the present invention provide pixel cells with increased storage capacity, which are capable of anti-blooming operations. In an exemplary embodiment a pixel cell has an electronic shutter that transfers charge generated by a photo-conversion device to a storage node before further transferring the charge to the pixel cell's floating diffusion node. Each pixel cell also includes an anti-blooming transistor for directing excess charge out of each respective pixel cell, thus preventing blooming. Additionally, two or more pixel cells of an array may share a floating diffusion node and reset and readout circuitry.Type: GrantFiled: November 24, 2008Date of Patent: November 9, 2010Assignee: Aptina Imaging CorporationInventors: Peter P. Altice, Jr., Jeffrey A. McKee
-
Publication number: 20100157098Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.Type: ApplicationFiled: February 26, 2010Publication date: June 24, 2010Inventors: Peter P. Altice, JR., Jeffrey Bruce, Jeff A. McKee, Joey Shah, Richard A. Mauritzson
-
Publication number: 20100148035Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.Type: ApplicationFiled: February 26, 2010Publication date: June 17, 2010Inventors: Peter P. Altice, JR., Jeffrey Bruce, Jeff A. McKee, Joey Shah, Richard A. Mauritzson
-
Patent number: 7737388Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.Type: GrantFiled: August 3, 2007Date of Patent: June 15, 2010Assignee: Round Rock Research, LLCInventors: Peter P. Altice, Jr., Jeffrey Bruce, Jeff A. Mckee, Joey Shah, Richard A. Mauritzson
-
Patent number: 7728892Abstract: A CMOS imaging system with increased charge storage capacitance of pixels yet decreased physical size, kTC noise and active area. A capacitor is linked to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: GrantFiled: May 7, 2009Date of Patent: June 1, 2010Assignee: Aptina Imaging Corp.Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
-
Patent number: 7646016Abstract: A method for automatically measuring the modulation transfer function of an imager is disclosed. A opaque mask is placed over selected columns and rows of the imager during fabrication. In the course of an automated process, photons are uniformly shone over the image sensor. The amount of the input signal that flows from the unmasked pixel cells to the masked pixel cells can then be measured and the modulation transfer function can be determined.Type: GrantFiled: June 22, 2006Date of Patent: January 12, 2010Assignee: Micron Technology, Inc.Inventors: Kevin Duesman, Jeffrey Bruce, Peter P. Altice, Jr., Moshe Reuven, Donald E. Robinson, Ed Jenkins, Joey Shah
-
Publication number: 20090219421Abstract: A CMOS imaging system with increased charge storage capacitance of pixels yet decreased physical size, kTC noise and active area. A capacitor is linked to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: ApplicationFiled: May 7, 2009Publication date: September 3, 2009Inventors: Peter P. Altice, JR., Jeffrey A. McKee
-
Patent number: 7542085Abstract: A CMOS imaging system with increased charge storage capacitance of pixels yet decreased physical size, kTC noise and active area. A capacitor is linked to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: GrantFiled: November 26, 2003Date of Patent: June 2, 2009Assignee: Aptina Imaging CorporationInventors: Peter P. Altice, Jr., Jeffrey A. McKee
-
Publication number: 20090135284Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.Type: ApplicationFiled: September 26, 2008Publication date: May 28, 2009Inventors: Peter P. Altice, JR., Jeffrey A. McKee