Patents by Inventor Peter P. Altice, Jr.

Peter P. Altice, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11282891
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Grant
    Filed: December 16, 2019
    Date of Patent: March 22, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Peter P. Altice, Jr., Jeffery A. McKee
  • Publication number: 20200119060
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Application
    Filed: December 16, 2019
    Publication date: April 16, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Peter P. ALTICE Jr., Jeffery A. MCKEE
  • Patent number: 10566379
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Grant
    Filed: July 11, 2018
    Date of Patent: February 18, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Peter P. Altice, Jr., Jeffery A. McKee
  • Publication number: 20180331133
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Application
    Filed: July 11, 2018
    Publication date: November 15, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Peter P. ALTICE, JR., Jeffery A. McKee
  • Patent number: 10032825
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Grant
    Filed: June 18, 2013
    Date of Patent: July 24, 2018
    Assignee: SAMSUNG ELECTRONICS, CO., LTD.
    Inventors: Peter P. Altice, Jr., Jeffery A. McKee
  • Publication number: 20130277537
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Application
    Filed: June 18, 2013
    Publication date: October 24, 2013
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Peter P. Altice, JR., Jeffery A. McKee
  • Patent number: 8471938
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Grant
    Filed: December 1, 2011
    Date of Patent: June 25, 2013
    Assignee: Micron Technology, Inc.
    Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
  • Publication number: 20120074300
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Application
    Filed: December 1, 2011
    Publication date: March 29, 2012
    Inventors: Peter P. Altice, JR., Jeffrey A. McKee
  • Patent number: 8138462
    Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.
    Type: Grant
    Filed: February 26, 2010
    Date of Patent: March 20, 2012
    Assignee: Round Rock Research, LLC
    Inventors: Peter P. Altice, Jr., Jeffrey Bruce, Jeff A. Mckee, Joey Shah, Richard A. Mauritzson
  • Patent number: 8115157
    Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.
    Type: Grant
    Filed: February 26, 2010
    Date of Patent: February 14, 2012
    Assignee: Round Rock Research, LLC
    Inventors: Peter P. Altice, Jr., Jeffrey Bruce, Jeff A. Mckee, Joey Shah, Richard A. Mauritzson
  • Patent number: 8081249
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Grant
    Filed: September 26, 2008
    Date of Patent: December 20, 2011
    Assignee: Micron Technology, Inc.
    Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
  • Patent number: 7829969
    Abstract: Embodiments of the present invention provide pixel cells with increased storage capacity, which are capable of anti-blooming operations. In an exemplary embodiment a pixel cell has an electronic shutter that transfers charge generated by a photo-conversion device to a storage node before further transferring the charge to the pixel cell's floating diffusion node. Each pixel cell also includes an anti-blooming transistor for directing excess charge out of each respective pixel cell, thus preventing blooming. Additionally, two or more pixel cells of an array may share a floating diffusion node and reset and readout circuitry.
    Type: Grant
    Filed: November 24, 2008
    Date of Patent: November 9, 2010
    Assignee: Aptina Imaging Corporation
    Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
  • Publication number: 20100157098
    Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.
    Type: Application
    Filed: February 26, 2010
    Publication date: June 24, 2010
    Inventors: Peter P. Altice, JR., Jeffrey Bruce, Jeff A. McKee, Joey Shah, Richard A. Mauritzson
  • Publication number: 20100148035
    Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.
    Type: Application
    Filed: February 26, 2010
    Publication date: June 17, 2010
    Inventors: Peter P. Altice, JR., Jeffrey Bruce, Jeff A. McKee, Joey Shah, Richard A. Mauritzson
  • Patent number: 7737388
    Abstract: An imaging system includes a pixel that does not require a row select transistor. Instead, an operating voltage is selectively provided to the pixel's readout circuitry, and the readout circuitry provides output signals based on charge or voltage of a storage node. The operating voltage can be selectively provided to each row of a pixel array by a row driver. Each pixel includes a source follower transistor that provides an output signal on a column output line for readout. An anti-blooming transistor may be linked to each pixel's photosensor to provide an overflow path for electrons during charge integration, prior to transfer of charge to the pixel's storage node by a transfer transistor. Electrons not produced by an image are introduced to the photosensor prior to image acquisition, filling traps in the photosensor to reduce image degradation.
    Type: Grant
    Filed: August 3, 2007
    Date of Patent: June 15, 2010
    Assignee: Round Rock Research, LLC
    Inventors: Peter P. Altice, Jr., Jeffrey Bruce, Jeff A. Mckee, Joey Shah, Richard A. Mauritzson
  • Patent number: 7728892
    Abstract: A CMOS imaging system with increased charge storage capacitance of pixels yet decreased physical size, kTC noise and active area. A capacitor is linked to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Grant
    Filed: May 7, 2009
    Date of Patent: June 1, 2010
    Assignee: Aptina Imaging Corp.
    Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
  • Patent number: 7646016
    Abstract: A method for automatically measuring the modulation transfer function of an imager is disclosed. A opaque mask is placed over selected columns and rows of the imager during fabrication. In the course of an automated process, photons are uniformly shone over the image sensor. The amount of the input signal that flows from the unmasked pixel cells to the masked pixel cells can then be measured and the modulation transfer function can be determined.
    Type: Grant
    Filed: June 22, 2006
    Date of Patent: January 12, 2010
    Assignee: Micron Technology, Inc.
    Inventors: Kevin Duesman, Jeffrey Bruce, Peter P. Altice, Jr., Moshe Reuven, Donald E. Robinson, Ed Jenkins, Joey Shah
  • Publication number: 20090219421
    Abstract: A CMOS imaging system with increased charge storage capacitance of pixels yet decreased physical size, kTC noise and active area. A capacitor is linked to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Application
    Filed: May 7, 2009
    Publication date: September 3, 2009
    Inventors: Peter P. Altice, JR., Jeffrey A. McKee
  • Patent number: 7542085
    Abstract: A CMOS imaging system with increased charge storage capacitance of pixels yet decreased physical size, kTC noise and active area. A capacitor is linked to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Grant
    Filed: November 26, 2003
    Date of Patent: June 2, 2009
    Assignee: Aptina Imaging Corporation
    Inventors: Peter P. Altice, Jr., Jeffrey A. McKee
  • Publication number: 20090135284
    Abstract: A CMOS imaging system with increased charge storage of pixels yet decreased physical size, kTC noise and active area. A storage node is connected to the transfer gate and provides a storage node for a pixel, allowing for kTC noise reduction prior to readout. The pixel may be operated with the shutter gate on during the integration period to increase the amount of time for charge storage by a pixel.
    Type: Application
    Filed: September 26, 2008
    Publication date: May 28, 2009
    Inventors: Peter P. Altice, JR., Jeffrey A. McKee