Patents by Inventor Peter Poechmuller

Peter Poechmuller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7117404
    Abstract: Test circuit for testing a synchronous memory circuit having a frequency multiplication circuit which multiplies a clock frequency of a low-frequency clock signal received from an external test unit by a particular frequency multiplication factor a test data generator which produces test data on the basis of data control signals received from the external test unit and outputs them to a data output driver a first signal delay circuit for delaying the test data which are output by the test data generator by an adjustable first delay time, a second signal delay circuit for delaying data which are read out of the synchronous memory circuit and are received by a data input driver in the test circuit by an adjustable second delay time, and having a data comparison circuit which compares the test data produced by the test data generator with the data read out of the memory circuit and, on the basis of the comparison result, outputs an indicator signal to the external test unit which indicates whether the synchronou
    Type: Grant
    Filed: March 26, 2002
    Date of Patent: October 3, 2006
    Assignee: Infineon Technologies AG
    Inventors: Wolfgang Ernst, Gunnar Krause, Justus Kuhn, Jens Lüpke, Peter Poechmüller, Jochen Mueller, Michael Schittenhelm
  • Patent number: 6957373
    Abstract: An address generator is provided for generating addresses for testing an addressable circuit. The address generator can include a base address register for buffer-storing a base address. The base address register can be assigned an associated offset register group having a plurality of offset registers for buffer-storing relative address values. Further, the address generator can include a first multiplexer circuit which is dependent on a base register selection control signal, switches through an address buffer-stored in the base address register to a first input of an addition circuit and to an address bus, which is connected to the circuit to be tested. A second multiplexer circuit can be dependent on the base register selection control signal, through-connects the offset register group associated with the through-connected base address register to a third multiplexer circuit, which is dependent on an offset register selection control signal.
    Type: Grant
    Filed: March 6, 2002
    Date of Patent: October 18, 2005
    Assignee: Infineon Technologies AG
    Inventors: Wolfgang Ernst, Justus Kuhn, Jens Luepke, Peter Poechmüller, Gunnar Krause, Jochen Mueller, Michael Schittenhelm
  • Publication number: 20030005361
    Abstract: Test circuit for testing a synchronous memory circuit Test circuit for testing a synchronous memory circuit (3) having a frequency multiplication circuit (4) which multiplies a clock frequency of a low-frequency clock signal received from an external test unit by a particular frequency multiplication factor in order to produce a high-frequency clock signal for the synchronous memory chip (3) to be tested, a test data generator (16) which produces test data on the basis of data control signals received from the external test unit (2) and outputs them to a data output driver (14) in order to write them to the synchronous memory circuit (3) to be tested, a first signal delay circuit (19) for delaying the test data which are output by the test data generator (16) by an adjustable first delay time, a second signal delay circuit (24) for delaying data which are read out of the synchronous memory circuit (3) to be tested and are received by a data input driver (15) in the test circuit (1) by an adjustable second del
    Type: Application
    Filed: March 26, 2002
    Publication date: January 2, 2003
    Inventors: Wolfgang Ernst, Gunnar Krause, Justus Kuhn, Jens Lupke, Peter Poechmuller, Jochen Mueller, Michael Schittenhelm
  • Publication number: 20020170012
    Abstract: Address generator for generating addresses for testing an addressable circuit (2), having: at least one base address register (12) for buffer-storing a base address, the base address register (12) in each case being assigned an associated offset register group (13) having a plurality of offset registers for buffer-storing relative address values; a first multiplexer circuit (38), which, in a manner dependent on a base register selection control signal, switches through an address buffer-stored in the base address register (12) to a first input (59) of an addition circuit (60) and to an address bus (3), which is connected to the circuit (2) to be tested; a second multiplexer circuit (17), which, in a manner dependent on the base register selection control signal, through-connects the offset register group (13) associated with the through-connected base address register (12) to a third multiplexer circuit (25), which, in a manner dependent on an offset register selection control signal, through-connects an offs
    Type: Application
    Filed: March 6, 2002
    Publication date: November 14, 2002
    Inventors: Wolfgang Ernst, Justus Kuhn, Jens Luepke, Peter Poechmuller, Gunnar Krause, Jochen Mueller, Michael Schittenhelm