Patents by Inventor Peter Real
Peter Real has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 6414974Abstract: A control circuit (10) controls the operation of a laser diode (1) for controlling the average power output (Pav) and the extinction ratio. A state machine (21) controls the control circuit (10) which reads the current from a monitor photo diode (2) which is coupled to the laser diode (1). An amplifier (20) determines the average power output of the laser diode (1) which is fed to a first comparator (23). The first comparator (23) compares the average power output with a reference value set by a resistor (R3). The output from the comparator (23) is fed to the up/down pin of a first counter (25) which is clocked by the state machine (21). In the event that the average power output is too high the first counter (25) decreases the bias current to the laser diode (1) outputted by a constant current source (5), and vice versa.Type: GrantFiled: September 7, 1999Date of Patent: July 2, 2002Assignee: Analog Devices, Inc.Inventors: Brian Keith Russell, Peter Real
-
Patent number: 5583713Abstract: A servo system for controlling the position of a read/write head in a disk drive is provided. The servo system includes an input terminal for sequentially receiving a plurality of input signal bursts of a burst pattern, wherein the input signal bursts include positional information of the head. Demodulation circuitry, coupled to the input terminal, sequentially demodulates each input signal burst and provides a demodulated signal for each burst. An ADC, coupled to the demodulation circuitry, sequentially converts each demodulated signal. The ADC converts a first demodulated signal corresponding to the first of the plurality of input signal bursts before the demodulation circuitry completes demodulating the next of the plurality of input signal bursts. In a preferred embodiment, the ADC converts a demodulated signal corresponding to a first input signal burst while the demodulation circuitry demodulates a signal corresponding to a second, and subsequent, input signal burst.Type: GrantFiled: July 22, 1994Date of Patent: December 10, 1996Assignee: Analog Devices, Inc.Inventors: Peter Real, Mairtin Walsh, Kenneth Deevy, Patrick Griffin, Philip Quinlan
-
Patent number: 5469113Abstract: A servo system for controlling the position of a read/write head in a disk drive is provided. The servo system includes two input terminals for sequentially receiving a plurality of input signal AC voltage bursts of a burst pattern, wherein the input signal bursts include positional information of the head. Demodulation circuitry, coupled to the input terminals, sequentially demodulates each input signal burst and provides a demodulated signal for each burst. The demodulation circuitry includes translation circuitry, coupled to the input, for sequentially translating each input voltage burst to a translated current. A rectifier circuit, coupled to the translation circuitry, including an absolute value circuit and a current mirror circuit, sequentially rectifies each translated current and produces a driving signal. An integrator, coupled to the rectifier circuit, sequentially integrates each driving signal. The integrator includes an integration capacitor which is sequentially charged by each driving signal.Type: GrantFiled: September 13, 1994Date of Patent: November 21, 1995Assignee: Analog Devices, Inc.Inventors: Michel Steyaert, Wim Dehaene, Jan Craninckx, Mairtin Walsh, Peter Real
-
Patent number: 5418408Abstract: A sample-and-hold amplifier in which the held signal is represented as a voltage across a capacitor, but all other signals are represented as currents. At a summing node, the input current and a feedback current are summed to produce a difference current. In the tracking mode, this difference current flows through a closed hold switch onto the input of an integrator. The integrator accumulates the difference current onto the hold capacitor, where it becomes the hold voltage. This hold voltage is converted into a feedback current by a first transconductance amplifier, to provide the negative feedback to the summing node. The hold voltage, which need not equal the input signal, is also applied to the input of a second transconductance amplifier, which provides an output current. The ratio of the two transconductance gains determines the gain accuracy and linearity of the current output.Type: GrantFiled: January 7, 1994Date of Patent: May 23, 1995Assignee: Analog Devices, Inc.Inventors: Christopher W. Mangelsdorf, David H. Robertson, Douglas A. Mercer, Peter Real
-
Patent number: 5043732Abstract: A pipelined multi-stage ADC in which residue signals are passed between stages as currents. All sample-and-hold circuits are designed to be current-in/current-out structures; all but one also provide a voltage output. A voltage representation of the analog signal is provided as input to the flash converter within the quantization loop of each stage, allowing implementation of a conventional voltage comparator architecture in the flash converter. An extra comparator is added to the flash converter and an extra segment is included in the DAC of each stage. Inputs above full scale and below zero can be converted and generate output codes. Whenever the input goes above full scale or below zero, an out-of-range bit is set and the digital outputs are set to all ones or all zeroes, respectively. The combination of out-of-range bit and digital codes tell whether overranging or underranging occurred.Type: GrantFiled: July 18, 1990Date of Patent: August 27, 1991Assignee: Analog Devices, Inc.Inventors: David H. Robertson, Peter Real, Christopher W. Mangelsdorf
-
Patent number: 4990797Abstract: A reference voltage distribution system for use on an integrated circuit to distribute, from a reference voltage input, to remote locations on the chip, precise images of the reference voltage. The system comprises (1) a reference buffer located proximate a reference input connection and (2) a plurality of remote generator blocks, one located at each of the remotely-located sub-blocks or circuits requiring an image of the reference voltage. The reference buffer generates from the reference voltage a number of precision currents, each proportional to the reference voltage. These precision currents are routed to the remote generator blocks. Each remote generator block converts its precision current into a precision reference voltage for local use. These latter reference voltages may be the same as or different from the reference voltage supplied to chip itself.Type: GrantFiled: September 26, 1989Date of Patent: February 5, 1991Assignee: Analog Devices, Inc.Inventors: Peter Real, David H. Robertson, Theodore Tewksbury, Christopher W. Mangelsdorf
-
Patent number: 4983929Abstract: A cascoded current mirror device is disclosed that is capable of producing an output current that is a direct function of an input current received by that device. The cascoded current mirror includes at least two portions connected together in a cascode manner. Provision is also made for feedback connection between those portions. This feedback connection can, for example, be a buffering connection. Voltage signals are generated by this device that can be used to drive and control additional output stages. Each such additional output stage is capable of producing an additional output current.Type: GrantFiled: September 27, 1989Date of Patent: January 8, 1991Assignee: Analog Devices, Inc.Inventors: Peter Real, David H. Robertson
-
Patent number: 4942397Abstract: A converter, of the type having an R-2R resistive network and switches, is used to convert a digital signal of n-bits into an analog signal. A plurality of first interconnectors is used to electrically connect a first switch input of one of the switches to a first voltage reference node by separately extending directly therebetween. A plurality of second interconnectors is used to electrically connect a second switch input on the same one of the switches to a second voltage reference node is a similar fashion.Type: GrantFiled: July 26, 1988Date of Patent: July 17, 1990Assignee: Signal Processing Technologies, Inc.Inventor: Peter Real
-
Patent number: 4590456Abstract: A CMOS DAC with means to avoid leakage current. In one embodiment, the back gates of the CMOS switches are held at -200 mV with respect to the output lines, and the logic low level to the off switch also is set at -200 mV relative to the output lines. In another embodiment, the CMOS switches are ion-implanted. In a still further embodiment, the output lines are held at a potential 200 mV more positive than the P- well of the CMOS switches.Type: GrantFiled: August 6, 1985Date of Patent: May 20, 1986Assignee: Analog Devices, IncorporatedInventors: David P. Burton, Peter Real