Patents by Inventor Phil-Goo Kong

Phil-Goo Kong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080242042
    Abstract: A method for fabricating a capacitor in a semiconductor device includes forming a sacrificial layer and a support layer on a substrate. A plurality of openings are formed by etching the support layer and the sacrificial layer. An electrode is formed in inner walls of the openings including sidewalls of the support layer patterned through etching. A portion of the patterned support layer is removed, and the sacrificial layer is also removed.
    Type: Application
    Filed: June 29, 2007
    Publication date: October 2, 2008
    Applicant: Hynix Semiconductor Inc.
    Inventors: Jong-Kuk KIM, Jung-Seock Lee, Phil-Goo Kong, Hyun Ahn
  • Publication number: 20080003791
    Abstract: A method for fabricating a recess gate in a semiconductor device includes etching a substrate to form a first recess, etching the substrate at side portions of the first recess to form a second recess, and forming a gate insulation layer and a gate electrode over the second recess, wherein etching the substrate to form the second recess includes performing an isotropic etching process.
    Type: Application
    Filed: December 26, 2006
    Publication date: January 3, 2008
    Inventors: Yong-Tae Cho, Phil-Goo Kong
  • Publication number: 20060138474
    Abstract: A recess gate and a method for fabricating a semiconductor device with the same are provided. The recess gate includes: a substrate; a recess formed with a predetermined depth in a predetermined portion of the substrate; a gate insulation layer formed over the substrate with the recess; a gate polysilicon layer formed on the gate insulation layer; a gate metal layer being formed on the gate polysilicon layer and filling the recess; and a gate hard mask formed on the gate metal layer.
    Type: Application
    Filed: July 13, 2005
    Publication date: June 29, 2006
    Inventors: Jae-Seon Yu, Phil-Goo Kong
  • Publication number: 20060094181
    Abstract: Disclosed is a method for fabricating a semiconductor device capable of preventing a residue from being generated during etching a gate conductive layer and forming a plurality of trenches having an identical width in a substrate. The method includes: selectively etching a substrate by employing tetramethylammoniumhydroxide (TMAH) solution, thereby forming a plurality of trenches of which lateral slopes are gradual; and forming a plurality of gate patterns on the substrate such that each sloped portion of the trenches becomes a part of a channel of the individual gate pattern.
    Type: Application
    Filed: June 10, 2005
    Publication date: May 4, 2006
    Inventors: Jae-Seon Yu, Phil-Goo Kong
  • Publication number: 20060094235
    Abstract: Disclosed is a method for fabricating a gate electrode in a semiconductor device. The method includes the steps of: forming a plurality of trenches on a substrate in a cell region; sequentially forming a gate oxide layer, a polysilicon layer, a metal silicide layer and an insulation layer for a hard mask on the substrate; forming a mask pattern for forming the gate electrode on the insulation layer; forming a hard mask pattern by etching the insulation layer by using the mask pattern as an etch mask; removing the mask pattern; etching the metal silicide layer by using the hard mask pattern until the polysilicon layer is exposed in the peripheral region; etching the polysilicon layer by using a gas including chlorine (Cl2), nitrogen (N2) and helium (He) until the gate oxide layer is exposed in the peripheral region; and etching the polysilicon layer remained in the cell region.
    Type: Application
    Filed: June 10, 2005
    Publication date: May 4, 2006
    Applicant: Hynix Semiconductor, Inc.
    Inventors: Hae-Jung Lee, Jae-Seon Yu, Phil-Goo Kong
  • Patent number: 7030006
    Abstract: Disclosed is a contact hole forming method capable of reducing parasitic capacitance between a conductive layer patterns, preventing bad contacts caused by mask misalignment and effectively filling an interlayer insulating layer between the conductive layer patterns. The method including forming many conductive layer patterns on a substrate, forming an interlayer insulating layer on a resulting structure where the conductive layer patterns are completed, exposing a conductive layer pattern which at least one sidewall of a contact region between conductive layer patterns is neighboring the contact region, and forming an insulating spacer on the sidewall of the exposed conductive layer pattern.
    Type: Grant
    Filed: December 3, 2001
    Date of Patent: April 18, 2006
    Assignee: Hynix Semiconductor Inc
    Inventors: Sung-Chan Park, Phil-Goo Kong, Kuk-Han Yoon
  • Patent number: 7018930
    Abstract: A method for fabricating a semiconductor device capable of minimizing deformations of a photoresist pattern and losses of a hard mask. The method includes the steps of: forming an insulating layer for a hard mask on an etch-target layer; forming a sacrificial layer on the insulating layer; forming a photoresist pattern on the sacrificial layer; forming at least one sacrificial hard mask by etching the sacrificial layer with the photoresist pattern as an etching mask; forming the hard mask by etching the insulating layer with the sacrificial hard mask as an etching mask; and forming a predetermined number of patterns by etching the etch-target layer with use of the sacrificial hard mask and the hard mask as etching masks.
    Type: Grant
    Filed: November 12, 2002
    Date of Patent: March 28, 2006
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sung-Kwon Lee, Sang-Ik Kim, Il-Young Kwon, Kuk-Han Yoon, Phil-Goo Kong, Jin-Sung Oh, Jin-Ki Jung, Jae-Young Kim, Kwang-Ok Kim, Myung-Kyu Ahn
  • Publication number: 20030104704
    Abstract: A method for fabricating a semiconductor device capable of minimizing deformations of a photoresist pattern and losses of a hard mask. The method includes the steps of: forming an insulating layer for a hard mask on an etch-target layer; forming a sacrificial layer on the insulating layer; forming a photoresist pattern on the sacrificial layer; forming at least one sacrificial hard mask by etching the sacrificial layer with the photoresist pattern as an etching mask; forming the hard mask by etching the insulating layer with the sacrificial hard mask as an etching mask; and forming a predetermined number of patterns by etching the etch-target layer with use of the sacrificial hard mask and the hard mask as etching masks.
    Type: Application
    Filed: November 12, 2002
    Publication date: June 5, 2003
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventors: Sung-Kwon Lee, Sang-Ik Kim, II-Young Kwon, Kuk-Han Yoon, Phil-Goo Kong, Jin-Sung Oh, Jin-Ki Jung, Jae-Young Kim, Kwang-Ok Kim, Myung-Kyu Ahn
  • Patent number: 6486016
    Abstract: A method for forming a self aligned contact of a semiconductor device, comprises the steps of: forming a conductive line and a hard mask on a structure of a semiconductor substrate; forming spacers constructed by an insulation material on the sidewalls of the conductive line and the hard mask; forming an interlayer insulating layer on the resultant material and then etching the interlayer insulating layer at the contact part; forming an etching barrier layer on the surface of the substrate between the spacers; forming an uneven buffer layer on the resultant material, the uneven buffer deposited on the hard mask thickly and on the etching barrier layer thinly by using a material having a bad step coverage; and forming a self aligned contact by sequentially etching the uneven buffer layer and the etching barrier layer and then opening the surface of the substrate between the spacers.
    Type: Grant
    Filed: August 27, 2001
    Date of Patent: November 26, 2002
    Assignee: Hynix Semiconductor, Inc.
    Inventors: Jong-sam Kim, Il-wook Kim, Dong-kuk Lee, Phil-goo Kong
  • Patent number: 6426300
    Abstract: The present invention discloses a method for fabricating a semiconductor device using an etch-resistant polymer. The method includes a step for the in-situ generation of a polymer layer on the exposed surfaces of a photoresist film pattern, a pad oxide film, and a hard mask layer. This polymer acts as a protective film and prevents photoresist erosion during trench etching processes and improves the etch selectivity. As a result, trench structures can be formed more easily and with improved dimensional control.
    Type: Grant
    Filed: January 2, 2001
    Date of Patent: July 30, 2002
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventors: Won Soung Park, Phil Goo Kong, Ho Seok Lee, Dong Duk Lee
  • Publication number: 20020084473
    Abstract: Disclosed is a contact hole forming method capable of reducing parasitic capacitance between a conductive layer patterns, preventing bad contacts caused by mask misalignment and effectively filling an interlayer insulating layer between the conductive layer patterns. The method including forming many conductive layer patterns on a substrate, forming an interlayer insulating layer on a resulting structure where the conductive layer patterns are completed, exposing a conductive layer pattern which at least one sidewall of a contact region between conductive layer patterns is neighboring the contact region, and forming an insulating spacer on the sidewall of the exposed conductive layer pattern.
    Type: Application
    Filed: December 3, 2001
    Publication date: July 4, 2002
    Inventors: Sung-Chan Park, Phil-Goo Kong, Kuk-Han Yoon
  • Publication number: 20010018252
    Abstract: The present invention discloses a method for fabricating a semiconductor device using an etch-resistant polymer. The method includes a step for the in-situ generation of a polymer layer on the exposed surfaces of a photoresist film pattern, a pad oxide film, and a hard mask layer. This polymer acts as a protective film and prevents photoresist erosion during trench etching processes and improves the etch selectivity. As a result, trench structures can be formed more easily and with improved dimensional control.
    Type: Application
    Filed: January 2, 2001
    Publication date: August 30, 2001
    Inventors: Won Soung Park, Phil Goo Kong, Ho Seok Lee, Dong Duk Lee