Patents by Inventor Phillip M. Matthews

Phillip M. Matthews has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220188257
    Abstract: A controller enumerates a plurality of devices while operating in a daisy-chain mode of operation and then causes the devices to operate in a parallel mode of operation in which the devices are individually addressed.
    Type: Application
    Filed: December 9, 2021
    Publication date: June 16, 2022
    Inventors: James E. Heckroth, Patrick Johannus De Bakker, Ion Constantin Tesu, Phillip M. Matthews
  • Publication number: 20220188262
    Abstract: Each device on a bus auto-enumerates at power up or reset to assign a unique address to the device based on the resistance value of an external resistor. A current source supplies a current to a terminal to which a resistor is coupled. Each device has a resistor attached with a different resistance value. Each device senses the voltage at the terminal and the voltage corresponds to the unique device address on the bus. Following enumeration, the devices on the bus are individually addressable using their unique address.
    Type: Application
    Filed: December 9, 2021
    Publication date: June 16, 2022
    Inventors: James E. Heckroth, Patrick Johannus De Bakker, Ion Constantin Tesu, Phillip M. Matthews
  • Patent number: 8478921
    Abstract: A communication apparatus includes a radio frequency circuit that operates on a radio frequency signal and a digital processing circuit coupled to the radio frequency circuit. The digital processing circuit includes a plurality of bus masters coupled to a shared bus. A bus arbiter is provided for arbitrating between requests to access the bus by a first bus master and one or more other bus masters. Accesses by the one or more other bus masters to the bus are restricted in response to a signal indicative of a change in a mode of operation of the RF circuit. In one particular implementation, a communication apparatus employs time domain isolation wherein the digital processing circuit may be placed in a shutdown mode when the radio frequency circuit is active.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: July 2, 2013
    Assignee: Silicon Laboratories, Inc.
    Inventors: Phillip M. Matthews, Frederick A. Rush, G. Diwakar Vishakhadatta
  • Patent number: 8472990
    Abstract: A method of operating a radio-frequency (RF) circuitry and a signal-processing circuitry in a mobile telephone apparatus includes at least partially disabling the signal-processing circuitry while transmitting or receiving signals. In one example, a processor is efficiently disabled by generating and servicing an interrupt of relatively high priority. One advantage of this example is that preexisting, legacy code can be maintained, while still achieving the desired objectives. The processor can be enabled by generating and servicing a second high priority interrupt.
    Type: Grant
    Filed: July 23, 2004
    Date of Patent: June 25, 2013
    Assignee: St Ericsson SA
    Inventors: Frederick A. Rush, G. Diwakar Vishakhadatta, Phillip M. Matthews
  • Patent number: 7761056
    Abstract: A method of operating a radio-frequency (RF) circuitry and a signal-processing circuitry in a mobile telephone apparatus includes at least partially disabling the signal-processing circuitry while transmitting or receiving signals. In one example, a processor is efficiently disabled by generating and servicing an interrupt of relatively high priority. One advantage of this example is that preexisting, legacy code can be maintained, while still achieving the desired objectives. The processor can be enabled by generating and servicing a second high priority interrupt.
    Type: Grant
    Filed: July 23, 2004
    Date of Patent: July 20, 2010
    Assignee: ST-Ericsson SA
    Inventors: Frederick A. Rush, G. Diwakar Vishakhadatta, Phillip M. Matthews
  • Patent number: 7593482
    Abstract: A wireless communication system is provided that includes RF circuitry and signal processing circuitry. The signal processing circuitry includes a dedicated frequency burst (FB) search hardware circuit which exhibits relatively low noise in comparison with other digital processing circuitry, such as a DSP and MCU, within the system. The RF circuitry, dedicated FB search hardware circuit and the other digital processing circuitry can each be activated and inactivated. In one embodiment, when the RF circuitry and the dedicated FB search hardware are active, other digital processing circuitry remains inactive to avoid noise problems that could degrade reception and interfere with the FB search hardware locating the FB. Noise problems in the system are thus desirably reduced.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: September 22, 2009
    Assignee: St-Ericsson SA
    Inventors: Xue-Mei Gong, Jing Liang, Frederick A. Rush, Phillip M. Matthews, Gannavaram Diwakar Vishakhadatta
  • Patent number: 7433393
    Abstract: A method of operating a radio-frequency (RF) circuitry and a signal-processing circuitry in a mobile telephone apparatus includes at least partially disabling the signal-processing circuitry while transmitting or receiving signals. In one example, a processor is efficiently disabled by generating and servicing an interrupt of relatively high priority. One advantage of this example is that preexisting, legacy code can be maintained, while still achieving the desired objectives. The processor can be enabled by generating and servicing a second high priority interrupt.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: October 7, 2008
    Assignee: NXP B.V.
    Inventors: Shaojie Chen, Frederick A. Rush, G. Diwakar Vishakhadatta, Phillip M. Matthews
  • Patent number: 7380033
    Abstract: A communication apparatus includes a radio frequency circuit that operates on a radio frequency signal and a digital processing circuit coupled to the radio frequency circuit. The digital processing circuit includes a plurality of bus masters coupled to a shared bus. A bus arbiter is provided for arbitrating between requests to access the bus by a first bus master and one or more other bus masters. Accesses by the one or more other bus masters to the bus are restricted in response to a signal indicative of a change in a mode of operation of the RF circuit. In one particular implementation, a communication apparatus employs time domain isolation wherein the digital processing circuit may be placed in a shutdown mode when the radio frequency circuit is active.
    Type: Grant
    Filed: June 30, 2006
    Date of Patent: May 27, 2008
    Assignee: NXP B.V.
    Inventors: Phillip M. Matthews, Frederick A. Rush, G. Diwakar Vishakhadatta
  • Patent number: 7248848
    Abstract: A communication apparatus includes a radio frequency circuit that operates on a radio frequency signal and a digital processing circuit coupled to the radio frequency circuit. The digital processing circuit includes a first timing circuit that provides timed signals to control timing of system operations during an active mode of operation of the digital processing circuit, and a second timing circuit that provides timing signals to control timing of system operations during an active mode of operation of the radio frequency circuit. In one particular embodiment, at least a portion of the first timing circuit is disabled when the radio frequency circuit is active (receiving and/or transmitting).
    Type: Grant
    Filed: June 30, 2004
    Date of Patent: July 24, 2007
    Inventors: Phillip M. Matthews, Frederick A. Rush, G. Diwakar Vishakhadatta
  • Patent number: 6961011
    Abstract: A data compression scheme implemented based on V.42bis implemented in hardware within mobile units of a cellular system is disclosed. The data compression scheme includes a number of hardware state machines that perform data compression and decompression functions. Additionally, a dictionary of codewords and character strings is organized according to keys and is implemented as a balanced binary tree.
    Type: Grant
    Filed: August 27, 2001
    Date of Patent: November 1, 2005
    Assignee: Freescale Semiconductor, Inc.
    Inventor: Phillip M. Matthews
  • Publication number: 20030083049
    Abstract: A data compression scheme implemented based on V.42bis implemented in hardware within mobile units of a cellular system is disclosed. The data compression scheme includes a number of hardware state machines that perform data compression and decompression functions. Additionally, a dictionary of codewords and character strings is organized according to keys and is implemented as a balanced binary tree.
    Type: Application
    Filed: August 27, 2001
    Publication date: May 1, 2003
    Inventor: Phillip M. Matthews