Patents by Inventor Phuc M. Nguyen

Phuc M. Nguyen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240035797
    Abstract: Devices and methods for quickly and accurately measuring the distance between two carriers of item processing equipment. The devices and methods can include an elongate bar and associated components which may increase the magnitude of lengths that can be measured.
    Type: Application
    Filed: October 16, 2023
    Publication date: February 1, 2024
    Inventors: Dongliang Yang, Phuc M. Nguyen
  • Patent number: 11828589
    Abstract: Devices and methods for quickly and accurately measuring the distance between two carriers of item processing equipment. The devices and methods can include an elongate bar and associated components which may increase the magnitude of lengths that can be measured.
    Type: Grant
    Filed: August 9, 2022
    Date of Patent: November 28, 2023
    Assignee: United States Postal Service
    Inventors: Dongliang Yang, Phuc M. Nguyen
  • Publication number: 20230052083
    Abstract: Devices and methods for quickly and accurately measuring the distance between two carriers of item processing equipment. The devices and methods can include an elongate bar and associated components which may increase the magnitude of lengths that can be measured.
    Type: Application
    Filed: August 9, 2022
    Publication date: February 16, 2023
    Inventors: Dongliang Yang, Phuc M. Nguyen
  • Patent number: 10553508
    Abstract: Embodiments are disclosed for semiconductor manufacturing using disposable test circuitry formed within scribe lanes. The manufacturing steps can include forming device circuitry within a semiconductor die and forming test circuitry within a scribe lane. One or more electrical connection route lines are also formed that connect the device circuitry and test circuitry blocks. Further, each die can be connected to a single test circuitry block, or multiple dice can share common test circuitry blocks. After testing, the electrical connection route line(s) are sealed, and the test circuitry is discarded when the device dice are singulated. For certain embodiments, the edge of the devices dice are encapsulated with a protective metal layer, and certain other embodiments include protective sealrings through which the connection route lines pass to enter the dice from the test circuitry blocks within the scribe lanes.
    Type: Grant
    Filed: January 13, 2014
    Date of Patent: February 4, 2020
    Assignee: NXP USA, INC.
    Inventors: Douglas M. Reber, Sergio A. Ajuria, Phuc M. Nguyen
  • Patent number: 10522615
    Abstract: A semiconductor package with an embedded capacitor and corresponding manufacturing methods are described. The semiconductor package with the embedded capacitor includes a semiconductor die having a first metal layer extending across at least a portion of a first side of the semiconductor die and a package structure formed on the first side of the semiconductor die. A first electrical conductor of the embedded capacitor is formed in the first metal layer of the semiconductor die. The package structure includes a second metal layer that has formed therein a second electrical conductor of the embedded capacitor. A dielectric of the embedded capacitor is positioned within either the semiconductor die or the package structure of the semiconductor package to isolate the first electrical conductor from the second electrical conductor of the embedded capacitor.
    Type: Grant
    Filed: December 7, 2016
    Date of Patent: December 31, 2019
    Assignee: NXP USA, INC.
    Inventors: Sergio A. Ajuria, Phuc M. Nguyen, Douglas M. Reber
  • Publication number: 20170084682
    Abstract: A semiconductor package with an embedded capacitor and corresponding manufacturing methods are described. The semiconductor package with the embedded capacitor includes a semiconductor die having a first metal layer extending across at least a portion of a first side of the semiconductor die and a package structure formed on the first side of the semiconductor die. A first electrical conductor of the embedded capacitor is formed in the first metal layer of the semiconductor die. The package structure includes a second metal layer that has formed therein a second electrical conductor of the embedded capacitor. A dielectric of the embedded capacitor is positioned within either the semiconductor die or the package structure of the semiconductor package to isolate the first electrical conductor from the second electrical conductor of the embedded capacitor.
    Type: Application
    Filed: December 7, 2016
    Publication date: March 23, 2017
    Inventors: SERGIO A. AJURIA, PHUC M. NGUYEN, DOUGLAS M. REBER
  • Patent number: 9601354
    Abstract: An integrated circuit die includes a first bond pad having a bond contact area at a first depth into a plurality of build-up layers over a semiconductor substrate of the integrated circuit die, having sidewalls that surround the bond contact area, the sidewalls extending from the first depth to a top surface of the plurality of build-up layers, and having a top portion that extends over a portion of a top surface of the plurality of build-up layers.
    Type: Grant
    Filed: August 27, 2014
    Date of Patent: March 21, 2017
    Assignee: NXP USA, Inc.
    Inventors: Douglas M. Reber, Sergio A. Ajuria, Phuc M. Nguyen
  • Publication number: 20160064294
    Abstract: An integrated circuit die includes a first bond pad having a bond contact area at a first depth into a plurality of build-up layers over a semiconductor substrate of the integrated circuit die, having sidewalls that surround the bond contact area, the sidewalls extending from the first depth to a top surface of the plurality of build-up layers, and having a top portion that extends over a portion of a top surface of the plurality of build-up layers.
    Type: Application
    Filed: August 27, 2014
    Publication date: March 3, 2016
    Inventors: DOUGLAS M. REBER, Sergio A. Ajuria, Phuc M. Nguyen
  • Patent number: 9134366
    Abstract: A method of fabricating a packaged semiconductor device includes integrating a plurality of singulated semiconductor die in a die carrier, and forming one or more interconnect layers on the die carrier. The interconnect layers include at least one of conductive intra-layer structures and inter-layer structures coupled to contact pads on the plurality of singulated semiconductor die. A set of landing pads is formed coupled to a first subset of the contact pads via a first set of the conductive intra-layer structures and inter-layer structures. A set of probe pads is formed coupled to a second subset of the contact pads via a second set of the conductive intra-layer structures and inter-layer structures. The die carrier is singulated to form a plurality of packaged semiconductor devices. The set of probe pads is removed during the singulating the die carrier.
    Type: Grant
    Filed: August 27, 2013
    Date of Patent: September 15, 2015
    Assignee: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Sergio A. Ajuria, Phuc M. Nguyen, Douglas M. Reber
  • Publication number: 20150200146
    Abstract: Embodiments are disclosed for semiconductor manufacturing using disposable test circuitry formed within scribe lanes. The manufacturing steps can include forming device circuitry within a semiconductor die and forming test circuitry within a scribe lane. One or more electrical connection route lines are also formed that connect the device circuitry and test circuitry blocks. Further, each die can be connected to a single test circuitry block, or multiple dice can share common test circuitry blocks. After testing, the electrical connection route line(s) are sealed, and the test circuitry is discarded when the device dice are singulated. For certain embodiments, the edge of the devices dice are encapsulated with a protective metal layer, and certain other embodiments include protective sealrings through which the connection route lines pass to enter the dice from the test circuitry blocks within the scribe lanes.
    Type: Application
    Filed: January 13, 2014
    Publication date: July 16, 2015
    Inventors: Douglas M. Reber, Sergio A. Ajuria, Phuc M. Nguyen
  • Publication number: 20150061709
    Abstract: A method of fabricating a packaged semiconductor device includes integrating a plurality of singulated semiconductor die in a die carrier, and forming one or more interconnect layers on the die carrier. The interconnect layers include at least one of conductive intra-layer structures and inter-layer structures coupled to contact pads on the plurality of singulated semiconductor die. A set of landing pads is formed coupled to a first subset of the contact pads via a first set of the conductive intra-layer structures and inter-layer structures. A set of probe pads is formed coupled to a second subset of the contact pads via a second set of the conductive intra-layer structures and inter-layer structures. The die carrier is singulated to form a plurality of packaged semiconductor devices. The set of probe pads is removed during the singulating the die carrier.
    Type: Application
    Filed: August 27, 2013
    Publication date: March 5, 2015
    Inventors: Sergio A. Ajuria, Phuc M. Nguyen, Douglas M. Reber