Patents by Inventor Pi-Fu Chen

Pi-Fu Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6670224
    Abstract: A manufacturing method of a thin film transistor (TFT) having low serial impedance is described. The method uses a back-side exposure and uses the active area as a hard mask; therefore, photomask usage may be reduced. On the other hand, a Si-Ge layer is used to react with the conductive layer deposited thereon after for forming a Ge-salicide layer. The method may reduce the required temperature of forming a Ge-salicide layer and the serial impedance.
    Type: Grant
    Filed: January 3, 2002
    Date of Patent: December 30, 2003
    Assignee: Industrial Technology Research Institute
    Inventors: Chi-shen Lee, Ting-Kuo Chang, Pi-Fu Chen, Yu-Ming Kang, Yuan-Tung Dai
  • Publication number: 20030124781
    Abstract: A manufacturing method of a thin film transistor (TFT) having low serial impedance is described. The method uses a back-side exposure and uses the active area as a hard mask; therefore, photomask usage may be reduced. On the other hand, a Si—Ge layer is used to react with the conductive layer deposited thereon after for forming a Ge-salicide layer. The method may reduce the required temperature of forming a Ge-salicide layer and the serial impedance.
    Type: Application
    Filed: January 3, 2002
    Publication date: July 3, 2003
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Chi-Shen Lee, Ting-Kuo Chang, Pi-Fu Chen, Yu-Ming Kang, Yuan-Tung Dai
  • Patent number: 6534350
    Abstract: A method for fabricating a low temperature polysilicon thin film transistor incorporating a channel passivation step is described. The method achieves dopant ion activation in a polysilicon gate by using laser irradiation, however, with an additional insulating material layer such as SiOx or SixNy overlying and protecting the channel portion of the polysilicon gate. Any possible contamination by residual photoresist material after a photoresist removal step on the channel portion of the polysilicon gate can thus be avoided. Furthermore, deficiencies such as dopant ions out-diffusion and lateral diffusion can be avoided. The leakage current of the thin film transistors formed by the present invention method is significantly reduced when compared to those formed by a conventional method.
    Type: Grant
    Filed: August 2, 2001
    Date of Patent: March 18, 2003
    Assignee: Industrial Technology Research Institute
    Inventors: Chih-Chiang Chen, Kun-Chih Lin, Chung-Shu Chang, Wen-Yu Huang, Pi-Fu Chen
  • Publication number: 20030027412
    Abstract: A method for fabricating a low temperature polysilicon thin film transistor incorporating a channel passivation step is described. The method achieves dopant ion activation in a polysilicon gate by using laser irradiation, however, with an additional insulating material layer such as SiOx or SixNy overlying and protecting the channel portion of the polysilicon gate. Any possible contamination by residual photoresist material after a photoresist removal step on the channel portion of the polysilicon gate can thus be avoided. Furthermore, deficiencies such as dopant ions out-diffusion and lateral diffusion can be avoided. The leakage current of the thin film transistors formed by the present invention method is significantly reduced when compared to those formed by a conventional method.
    Type: Application
    Filed: August 2, 2001
    Publication date: February 6, 2003
    Applicant: Industrial Technology Research Institute
    Inventors: Chih-Chiang Chen, Kun-Chih Lin, Chung-Shu Chang, Wen-Yu Huang, Pi-Fu Chen
  • Patent number: 6479398
    Abstract: A structure of an amorphous-silicon thin film transistor array comprises a substrate, a gate electrode, a gate insulating layer, an amorphous-silicon active layer, an n+ amorphous-silicon layer and a metal layer. The metal layer defines a source electrode and a drain electrode. The structure simplifies the photolithography process by using a less number of masks to manufacture thin film transistors. It also reduces the occurrence of open circuits in the first metal (MI) layer or short circuits between the MI layer and the second metal (MII) layer caused by the photoresist residue or particle contamination. The manufacturing method combines a conventional back-channel-etched (BCE) reduced mask process and a two-step exposure technology. The two-step exposure technology uses two photoresist pattern masks. One is a pattern mask for complete exposure with higher light intensity and the other is a pattern mask for incomplete exposure with lower light intensity.
    Type: Grant
    Filed: October 18, 2000
    Date of Patent: November 12, 2002
    Assignee: Industrial Technology Research Institute
    Inventors: Jr-Hong Chen, Jeng-Hung Sun, Hsixg-Ju Sung, Pi-Fu Chen, Dou-I Chen
  • Patent number: 6444505
    Abstract: Within a method for forming a thin film transistor (TFT) structure, there is first provided a substrate. There is then formed over the substrate a gate electrode. There is then formed adjacent to the gate electrode but not covering a top surface of the gate electrode a backfilling dielectric layer. There is then formed over and covering the top surface of the gate electrode a gate dielectric layer. There is then formed over and covering the gate dielectric layer an active semiconductor layer. Finally, there is then formed over and in electrical communication with the active semiconductor layer a pair of source/drain electrodes, where the pair of source/drain electrodes having a separation distance which defines a channel region of the active semiconductor layer. The method for forming the thin film transistor (TFT) structure contemplates a thin film transistor (TFT) structure fabricated in accord with the method for forming the thin film transistor (TFT) structure.
    Type: Grant
    Filed: October 4, 2000
    Date of Patent: September 3, 2002
    Assignee: Industrial Technology Research Institute
    Inventors: Dou-I Chen, Jr-Hong Chen, Pi-Fu Chen, Wung-Ui Huang