Patents by Inventor Pierpaolo De Laurentiis

Pierpaolo De Laurentiis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8305117
    Abstract: A divider of an input multiphase signal by a given division factor so as to obtain an output multiphase signal, the divider having a circuit adapted to divide a first signal component of an input multiphase signal by an given division factor to obtain a first component of a output multiphase signal, and a plurality of N?1 devices including a first device adapted to sample the first component with a component of the input multiphase signal to obtain the component of the output multiphase signal corresponding to the one component of the input multiphase signal. Every other device of the plurality of N?1 devices is adapted to sample the component of the output multiphase signal of the preceding device with another component of the input multiphase signal, phase shifted by a further constant factor to obtain the corresponding component of the output multiphase signal.
    Type: Grant
    Filed: May 25, 2010
    Date of Patent: November 6, 2012
    Assignee: STMicroelectronics S.r.l.
    Inventors: Pierpaolo De Laurentiis, Alberto Ferrara
  • Patent number: 7978801
    Abstract: A clock and data recovery method comprising the following steps: an oversampling step wherein an oversampled stream of samples is generated from an input data stream at a data rate by using reference clock signal at a clock rate, the clock rate being higher than the data rate, and a tracking step of the input data stream realised by locating transitions between adjacent samples of the oversampled stream and by moving a no transition area within the oversampled stream wherein no transitions between adjacent samples are found a recovered data signal being obtained as a central portion of the no transition area and a recovered clock signal being obtained by dividing the reference clock signal. A clock and data recovery device is also described.
    Type: Grant
    Filed: June 6, 2007
    Date of Patent: July 12, 2011
    Assignee: STMicroelectronics S.R.L.
    Inventors: Pierpaolo De Laurentiis, Lina Ferrari, Stefano Manzoni
  • Publication number: 20100301906
    Abstract: A divider of an input multiphase signal by a given division factor so as to obtain an output multiphase signal, the divider having a circuit adapted to divide a first signal component of an input multiphase signal by an given division factor to obtain a first component of a output multiphase signal, and a plurality of N?1 devices including a first device adapted to sample the first component with a component of the input multiphase signal to obtain the component of the output multiphase signal corresponding to the one component of the input multiphase signal. Every other device of the plurality of N?1 devices is adapted to sample the component of the output multiphase signal of the preceding device with another component of the input multiphase signal, phase shifted by a further constant factor to obtain the corresponding component of the output multiphase signal.
    Type: Application
    Filed: May 25, 2010
    Publication date: December 2, 2010
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Pierpaolo De Laurentiis, Alberto Ferrara
  • Patent number: 7417460
    Abstract: A multi-standard transmitter includes a differential stage that includes a current generator transistor; first and second transistors connected between a first node and the generator transistor and having respective control terminals connected to a first input terminal, the first and second transistors being interconnected at a first output terminal; third and fourth transistors connected between the first node and the generator transistor and having respective control terminals connected to a second input terminal, the third and fourth transistors being interconnected at a second output terminal; and first and second resistances connected between the first and second output terminals and interconnected at a second node. The transmitter includes a selective enabling circuit connected to the first and second nodes, and to a third node corresponding to a control terminal of the generator transistor.
    Type: Grant
    Filed: July 5, 2006
    Date of Patent: August 26, 2008
    Assignee: STMicroelectronics S.r.l.
    Inventors: Pierpaolo De Laurentiis, Hua Wang
  • Publication number: 20070280392
    Abstract: A clock and data recovery method comprising the following steps: an oversampling step wherein an oversampled stream of samples is generated from an input data stream at a data rate by using reference clock signal at a clock rate, the clock rate being higher than the data rate, and a tracking step of the input data stream realised by locating transitions between adjacent samples of the oversampled stream and by moving a no transition area within the oversampled stream wherein no transitions between adjacent samples are found a recovered data signal being obtained as a central portion of the no transition area and a recovered clock signal being obtained by dividing the reference clock signal. A clock and data recovery device is also described.
    Type: Application
    Filed: June 6, 2007
    Publication date: December 6, 2007
    Applicant: STMicroelectronics S.r.l.
    Inventors: Pierpaolo De Laurentiis, Lina Ferrari, Stefano Manzoni
  • Publication number: 20070024320
    Abstract: A multi-standard transmitter includes a differential stage that includes a current generator transistor; first and second transistors connected between a first node and the generator transistor and having respective control terminals connected to a first input terminal, the first and second transistors being interconnected at a first output terminal; third and fourth transistors connected between the first node and the generator transistor and having respective control terminals connected to a second input terminal, the third and fourth transistors being interconnected at a second output terminal; and first and second resistances connected between the first and second output terminals and interconnected at a second node. The transmitter includes a selective enabling circuit connected to the first and second nodes, and to a third node corresponding to a control terminal of the generator transistor.
    Type: Application
    Filed: July 5, 2006
    Publication date: February 1, 2007
    Applicant: STMicroelectronics S.r.l.
    Inventors: Pierpaolo De Laurentiis, Hua Wang
  • Patent number: 6853220
    Abstract: A method for amplifying a digital signal representative of data to be transmitted by a line driver with pre-emphasis over an output line is provided. The gain of the line driver is varied between an upper value to coincide with switching of the digital signal and a lower value in absence of the digital signal switching. In particular, the varying includes amplifying the digital signal with a first gain for generating an amplified digital signal, delaying the digital signal with a predetermined delay for generating a delayed digital signal, and amplifying the delayed digital signal with a second gain for generating a delayed and amplified digital signal. An ouput signal corresponding to a difference between the amplified digital signal and the delayed and amplified digital signal is output over the output line.
    Type: Grant
    Filed: October 6, 2003
    Date of Patent: February 8, 2005
    Assignee: STMicroelectronics S.r.l.
    Inventors: Pierpaolo De Laurentiis, Luciano Tomasini, Claudio Cattaneo
  • Publication number: 20040124891
    Abstract: A method for amplifying a digital signal representative of data to be transmitted by a line driver with pre-emphasis over an output line is provided. The gain of the line driver is varied between an upper value to coincide with switching of the digital signal and a lower value in absence of the digital signal switching. In particular, the varying includes amplifying the digital signal with a first gain for generating an amplified digital signal, delaying the digital signal with a predetermined delay for generating a delayed digital signal, and amplifying the delayed digital signal with a second gain for generating a delayed and amplified digital signal. An ouput signal corresponding to a difference between the amplified digital signal and the delayed and amplified digital signal is output over the output line.
    Type: Application
    Filed: October 6, 2003
    Publication date: July 1, 2004
    Applicant: STMicroelectronics S.r.l.
    Inventors: Pierpaolo De Laurentiis, Luciano Tomasini, Claudio Cattaneo