Patents by Inventor Pierre Debord

Pierre Debord has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6932617
    Abstract: A backplane system allowing a very large number of interconnections between high-connectivity printed circuit boards and a backplane is disclosed. The backplane is fragmented into a plurality of backplane parts that comprise connectors on their edges to mate connectors arranged on the high-connectivity printed circuit boards. These backplane parts may also include other connectors on their edges to couple to extension printed circuit boards requiring less interconnections or cables. Interposers can be used to link several backplane parts and provide enhanced air circulation.
    Type: Grant
    Filed: October 5, 2004
    Date of Patent: August 23, 2005
    Assignee: International Business Machines Corporation
    Inventors: Pierre Debord, Rene Glaise, Claude Gomez
  • Publication number: 20050042893
    Abstract: A backplane system allowing a very large number of interconnections between high-connectivity printed circuit boards and a backplane is disclosed. The backplane is fragmented into a plurality of backplane parts that comprise connectors on their edges to mate connectors arranged on the high-connectivity printed circuit boards. These backplane parts may also include other connectors on their edges to couple to extension printed circuit boards requiring less interconnections or cables. Interposers can be used to link several backplane parts and provide enhanced air circulation.
    Type: Application
    Filed: October 5, 2004
    Publication date: February 24, 2005
    Applicant: International Business Machines Corporation
    Inventors: Pierre Debord, Rene Glaise, Claude Gomez
  • Patent number: 6824393
    Abstract: A backplane system allowing a very large number of interconnections between high-connectivity printed circuit boards and a backplane is disclosed. The backplane is fragmented into a plurality of backplane parts that comprise connectors on their edges to mate connectors arranged on the high-connectivity printed circuit boards. These backplane parts may also include other connectors on their edges to couple to extension printed circuit boards requiring less interconnections or cables. Interposers can be used to link several backplane parts and provide enhanced air circulation.
    Type: Grant
    Filed: May 22, 2002
    Date of Patent: November 30, 2004
    Assignee: International Business Machines Corporation
    Inventors: Pierre Debord, Rene Glaise, Claude Gomez
  • Patent number: 6606300
    Abstract: A flow control process for a switching system having at least one switch core connected through serial communication links to remote and distributed Protocol Adapters or Protocol Engines through Switch Core Access Layer (SCAL) elements. For each input port i, the SCAL element contains a receive Protocol Interface corresponding to the adapter assigned to the input port i and a first serializer for providing attachment to the switch core by means of a first serial communication link. When the cells are received in the switch core, they are deserialized by means of a first deserializer. At each output port, the cells are serialized again by means of a second serializer and then transmitted via a second serial communication link, to the appropriate SCAL. The SCAL contains a second deserializer and a transmit Protocol Interface circuit for permitting attachment of the Protocol Adapter.
    Type: Grant
    Filed: December 22, 1998
    Date of Patent: August 12, 2003
    Assignee: International Business Machines Corporation
    Inventors: Alain Blanc, Pierre Debord, Alain Saurel, Bernard Brezzo
  • Publication number: 20020182899
    Abstract: A backplane system allowing a very large number of interconnections between high-connectivity printed circuit boards and a backplane is disclosed. The backplane is fragmented into a plurality of backplane parts that comprise connectors on their edges to mate connectors arranged on the high-connectivity printed circuit boards. These backplane parts may also include other connectors on their edges to couple to extension printed circuit boards requiring less interconnections or cables. Interposers can be used to link several backplane parts and provide enhanced air circulation.
    Type: Application
    Filed: May 22, 2002
    Publication date: December 5, 2002
    Applicant: International Business Machines Corporation
    Inventors: Pierre Debord, Rene Glaise, Claude Gomez
  • Patent number: 6452900
    Abstract: A flow control process for a switching architecture having a central switch core with associated distributed Switch Core Access Layers communicating with the core by means of serial data communication links. The serial links carry data flows that are coded in accordance with the 8B/10B coding, where two among the three comma characters are used for creating an additional specialized flow control channel. When the cells are idle or empty, the nature of the comma character that appears at the beginning of the cell provides the appropriate flow control bit information. For instance, should the K.28.5 character be detected, the receiving entity (either the switching structure or a distributed SCAL element) decodes the character as positive flow control information, corresponding to a request to reduce the incoming data flow. Also, should the K.28.1 character be decoded, then the receiving entity decodes this as information according to which no reduction in the data flow is requested.
    Type: Grant
    Filed: December 7, 1998
    Date of Patent: September 17, 2002
    Assignee: International Business Machines Corporation
    Inventors: Alain Blanc, Bernard Brezzo, Pierre Debord, Albert Widmer
  • Patent number: 6343081
    Abstract: A method and apparatus for managing contention in a self-routing switching architecture based on a set of n×n individual switching structures that are connected in a port expansion mode by means of fan-out and fan-in circuits providing access of the Switch Core Access Layer (SCAL) to the different input and output ports of the switching core. The fan-in circuits use an arbitration mechanism for providing a token to the switch that is allowed to deliver the next cell and the arbiter operates from a detection of a special comma character in accordance with the 8B/10B coding scheme which is introduced in the data flow between the individual switching structures and the fan-in circuits. This provides a compensation for the difference in transfer delays of the cells even when high switching speed and long length of the physical media are involved.
    Type: Grant
    Filed: July 24, 1998
    Date of Patent: January 29, 2002
    Assignee: International Business Machines Corporation
    Inventors: Alain Blanc, Bernard Brezzo, Pierre Debord, Patrick Jeanniot, Alain Saurel
  • Patent number: 4961193
    Abstract: An apparatus and method for correcting data words from a memory is provided in which coded data is divided into a plurality of multi-bit packages of b bits each. The coded data comprises n-bit words with r error correcting code bits and n-r data bits. The invention is capable of correcting one package which has suffered at least one hard failure and a single soft error located in a different package. The invention involves the use of an error correcting code which gives a first syndrome when the data word has suffered a first error coming from at least one error in a first package and a single error in a different second package, which also gives a second syndrome when the data word has suffered a second error coming from at least one error in the above first package, and a single error in a third package. The error correcting code is such that equality of the first and second syndromes results in the equality of the first and second errors.
    Type: Grant
    Filed: November 28, 1988
    Date of Patent: October 2, 1990
    Assignee: International Business Machines
    Inventors: Pierre Debord, Rene Glaise
  • Patent number: 4380005
    Abstract: Disclosed is a dynamic compensation circuit for correcting the residual offset voltage encountered in an analog-to-digital conversion chain. Samples of an analog signal having an average value equal to 0 are provided to a first input of a comparator, the second input of which receives a reference signal generated through a D to A converter under control of a control logic circuit. A sample and hold circuit with the comparator causes a DC offset of the output signal level which is to be dynamically corrected by the compensating circuit of the invention. The DC offset causes the duty cycle to differ from one by an amount .DELTA.DC which will be the error curve signal of the compensation circuit. The compensating circuit reduces the .DELTA.DC to 0 by adding to the signal a DC voltage opposite to and of equal magnitude to the offset voltage level.
    Type: Grant
    Filed: April 11, 1980
    Date of Patent: April 12, 1983
    Assignee: International Business Machines Corp.
    Inventors: Pierre Debord, Jean-Louis Marijon
  • Patent number: 4251803
    Abstract: Disclosed is a dynamic compensation circuit for correcting the residual offset voltage encountered in an analog-to-digital conversion chain. Samples of an analog signal having an average value equal to 0 are provided to a first input of a comparator, the second input of which receives a reference signal generated through a D to A converter under control of a control logic circuit. A sample and hold circuit with the comparator causes a DC offset of the output signal level which is to be dynamically corrected by the compensating circuit of the invention. The DC offset causes the duty cycle to differ from one by an amount .DELTA.DC which will be the error curve signal of the compensation circuit. The compensating circuit reduces the .DELTA.DC to 0 by adding to the signal a DC voltage opposite to and of equal magnitude to the offset voltage level.
    Type: Grant
    Filed: June 2, 1978
    Date of Patent: February 17, 1981
    Assignee: International Business Machines Corporation
    Inventors: Pierre Debord, Jean-Louis Marijon
  • Patent number: 4145721
    Abstract: A noise reduction scheme for a photosensitive self scan system includes an array of photosensitive elements producing video signals and first and second pluralities of switching elements, one element of each of the pluralities of switching elements being connected to one photosensitive element of the array. A first video line connects each element of the first plurality of switching elements to a first input terminal of a summing device such as a differential amplifier and a second video line connects each element of the second plurality of switching elements to a second input terminal of the differential amplifier.
    Type: Grant
    Filed: January 31, 1977
    Date of Patent: March 20, 1979
    Assignee: International Business Machines Corporation
    Inventors: Pierre L. Beaudouin, Pierre Debord