Patents by Inventor Pierre Morin

Pierre Morin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11948943
    Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed using two epitaxial layers of different lattice constants that are grown over a bulk substrate. A first thin, strained, epitaxial layer may be cut to form strain-relieved base structures for fins. The base structures may be constrained in a strained-relieved state. Fin structures may be epitaxially grown in a second layer over the base structures. The constrained base structures can cause higher amounts of strain to form in the epitaxially-grown fins than would occur for non-constrained base structures.
    Type: Grant
    Filed: January 20, 2023
    Date of Patent: April 2, 2024
    Assignee: Bell Semiconductor, LLC
    Inventors: Pierre Morin, Nicolas Loubet
  • Patent number: 11926349
    Abstract: The invention relates to a vehicle displaceable along aerial conductors of an electricity transmission line. The vehicle includes a body having arms. Each arm has a first end pivotably mounted to the body and a second distal end. A motorized wheel is mounted to each arm to engage one of the conductors to displace the vehicle. Support rotors have at least two blades. Each blade has an arm portion extending from the support rotor and a contact portion extending from the arm portion to engage one of the conductors to temporarily support the vehicle. An arm displacement mechanism engages the arms, and is operable to displace the arms in a direction transverse to a direction of travel of the vehicle to move the arms together and apart.
    Type: Grant
    Filed: November 16, 2018
    Date of Patent: March 12, 2024
    Assignee: HYDRO-QUÉBEC
    Inventors: Pierre-Luc Richard, François Morin, Nicolas Pouliot
  • Publication number: 20240018686
    Abstract: In one aspect, a template for growing a crystal of a two-dimensional material can include a flat surface for growing the crystal thereon, a first wall on the flat surface, and a second wall on the flat surface. The first and the second walls can meet at a corner to form an angle having an opening that is adapted to align with the crystal structure of the crystal with a tolerance of up to 5°. Each of the first and second walls can have a length of from 5 nm to 1000 nm and a height of from 0.6 nm to 2 nm.
    Type: Application
    Filed: July 12, 2023
    Publication date: January 18, 2024
    Inventors: Yuanyuan Shi, Pierre Morin, Benjamin Groven, Vladislav Voronenkov
  • Patent number: 11854803
    Abstract: A method for protecting a gate spacer when forming a FinFET structure, the method comprising: providing a fin with at least one dummy gate crossing the fin wherein a gate hardmask is present on top of the dummy gate; providing a gate spacer such that it is covering the dummy gate and the gate hardmask; recessing the gate spacer such that at least a part of the gate hardmask is exposed; selectively growing, by means of area selective deposition, extra capping material over the exposed part of the gate hardmask.
    Type: Grant
    Filed: July 9, 2021
    Date of Patent: December 26, 2023
    Assignee: IMEC VZW
    Inventors: Boon Teik Chan, Pierre Morin, Antony Premkumar Peter
  • Publication number: 20230352586
    Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed in two epitaxial layers that are grown over a bulk substrate. A first thin epitaxial layer may be cut and used to impart strain to an adjacent channel region of the finFET via elastic relaxation. The structures exhibit a preferred design range for increasing induced strain and uniformity of the strain over the fin height.
    Type: Application
    Filed: December 27, 2022
    Publication date: November 2, 2023
    Applicant: STMICROELECTRONICS, INC.
    Inventors: Nicolas LOUBET, Pierre MORIN
  • Publication number: 20230263082
    Abstract: An integrated circuit includes a substrate with an active area, a first insulating layer, a second insulating layer, and a phase-change material. The integrated circuit further includes a heating element in an L-shape, with a long side in direct physical contact with the phase-change material and a short side in direct physical contact with a via. The heating element is surrounded by first, second, and third insulating spacers, with the first insulating spacer having a planar first sidewall in contact with the long side of the heating element, a convex second sidewall, and a planar bottom face in contact with the short side of the heating element. The second and third insulating spacers are in direct contact with the first insulating spacer and the long side of the heating element.
    Type: Application
    Filed: April 3, 2023
    Publication date: August 17, 2023
    Applicants: STMicroelectronics (Crolles 2) SAS, STMicroelectronics (Grenoble 2) SAS, STMicroelectronics (Rousset) SAS
    Inventors: Franck ARNAUD, David GALPIN, Stephane ZOLL, Olivier HINSINGER, Laurent FAVENNEC, Jean-Pierre ODDOU, Lucile BROUSSOUS, Philippe BOIVIN, Olivier WEBER, Philippe BRUN, Pierre MORIN
  • Patent number: 11688811
    Abstract: A field-effect transistor including an active zone comprises a source, a channel, a drain and a control gate, which is positioned level with the channel, allowing a current to flow through the channel between the source and drain along an x-axis, the channel comprising: a first edge of separation with the source; and a second edge of separation with the drain; the channel being compressively or tensilely strained, wherein the channel includes a localized perforation or a set of localized perforations along at least the first and/or second edge of the channel so as to also create at least one shear strain in the channel. A process for fabricating the transistor is provided.
    Type: Grant
    Filed: December 16, 2020
    Date of Patent: June 27, 2023
    Assignee: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
    Inventors: Emmanuel Augendre, Maxime Argoud, Sylvain Maitrejean, Pierre Morin, Raluca Tiron
  • Patent number: 11653582
    Abstract: An electronic chip includes memory cells made of a phase-change material and a transistor. First and second vias extend from the transistor through an intermediate insulating layer to a same height. A first metal level including a first interconnection track in contact with the first via is located over the intermediate insulating layer. A heating element for heating the phase-change material is located on the second via, and the phase-change material is located on the heating element. A second metal level including a second interconnection track is located above the phase-change material. A third via extends from the phase-change material to the second interconnection track.
    Type: Grant
    Filed: November 8, 2018
    Date of Patent: May 16, 2023
    Assignees: STMicroelectronics (Crolles 2) SAS, STMicroelectronics (Grenoble 2) SAS, STMicroelectronics (Rousset) SAS
    Inventors: Franck Arnaud, David Galpin, Stephane Zoll, Olivier Hinsinger, Laurent Favennec, Jean-Pierre Oddou, Lucile Broussous, Philippe Boivin, Olivier Weber, Philippe Brun, Pierre Morin
  • Patent number: 11587928
    Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed using two epitaxial layers of different lattice constants that are grown over a bulk substrate. A first thin, strained, epitaxial layer may be cut to form strain-relieved base structures for fins. The base structures may be constrained in a strained-relieved state. Fin structures may be epitaxially grown in a second layer over the base structures. The constrained base structures can cause higher amounts of strain to form in the epitaxially-grown fins than would occur for non-constrained base structures.
    Type: Grant
    Filed: November 9, 2020
    Date of Patent: February 21, 2023
    Assignee: Bell Semiconductor, LLC
    Inventors: Pierre Morin, Nicolas Loubet
  • Patent number: 11569384
    Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed in two epitaxial layers that are grown over a bulk substrate. A first thin epitaxial layer may be cut and used to impart strain to an adjacent channel region of the finFET via elastic relaxation. The structures exhibit a preferred design range for increasing induced strain and uniformity of the strain over the fin height.
    Type: Grant
    Filed: October 19, 2020
    Date of Patent: January 31, 2023
    Assignee: STMICROELECTRONICS, INC.
    Inventors: Nicolas Loubet, Pierre Morin
  • Patent number: 11302812
    Abstract: A semiconductor device may include a substrate, a fin above the substrate and having a channel region therein, and source and drain regions adjacent the channel region to generate shear and normal strain on the channel region. A semiconductor device may include a substrate, a fin above the substrate and having a channel region therein, source and drain regions adjacent the channel region, and a gate over the channel region. The fin may be canted with respect to the source and drain regions to generate shear and normal strain on the channel region.
    Type: Grant
    Filed: November 2, 2020
    Date of Patent: April 12, 2022
    Assignee: STMICROELECTRONICS, INC.
    Inventors: Pierre Morin, Nicolas Loubet
  • Publication number: 20220084822
    Abstract: A method for protecting a gate spacer when forming a FinFET structure, the method comprising: providing a fin with at least one dummy gate crossing the fin wherein a gate hardmask is present on top of the dummy gate; providing a gate spacer such that it is covering the dummy gate and the gate hardmask; recessing the gate spacer such that at least a part of the gate hardmask is exposed; selectively growing, by means of area selective deposition, extra capping material over the exposed part of the gate hardmask.
    Type: Application
    Filed: July 9, 2021
    Publication date: March 17, 2022
    Inventors: Boon Teik Chan, Pierre Morin, Antony Premkumar Peter
  • Patent number: 11264286
    Abstract: Integrated circuits are disclosed in which the strain properties of adjacent pFETs and nFETs are independently adjustable. The pFETs include compressive-strained SiGe on a silicon substrate, while the nFETs include tensile-strained silicon on a strain-relaxed SiGe substrate. Adjacent n-type and p-type FinFETs are separated by electrically insulating regions formed by a damascene process. During formation of the insulating regions, the SiGe substrate supporting the n-type devices is permitted to relax elastically, thereby limiting defect formation in the crystal lattice of the SiGe substrate.
    Type: Grant
    Filed: June 19, 2019
    Date of Patent: March 1, 2022
    Assignee: STMicroelectronics, Inc.
    Inventors: Nicolas Loubet, Pierre Morin, Yann Mignot
  • Patent number: 11133331
    Abstract: A tensile strained silicon layer is patterned to form a first group of fins in a first substrate area and a second group of fins in a second substrate area. The second group of fins is covered with a tensile strained material, and an anneal is performed to relax the tensile strained silicon semiconductor material in the second group of fins and produce relaxed silicon semiconductor fins in the second area. The first group of fins is covered with a mask, and silicon-germanium material is provided on the relaxed silicon semiconductor fins. Germanium from the silicon germanium material is then driven into the relaxed silicon semiconductor fins to produce compressive strained silicon-germanium semiconductor fins in the second substrate area (from which p-channel finFET devices are formed). The mask is removed to reveal tensile strained silicon semiconductor fins in the first substrate area (from which n-channel finFET devices are formed).
    Type: Grant
    Filed: November 5, 2018
    Date of Patent: September 28, 2021
    Assignee: STMicroelectronics, Inc.
    Inventors: Qing Liu, Pierre Morin
  • Patent number: 10978594
    Abstract: The invention relates to a field-effect transistor including an active zone including a source, a channel, a drain and a control gate, which is positioned level with said channel, allowing a current to flow through said channel between the source and drain along an x-axis, said channel including: a first edge of separation with said source; and a second edge of separation with said drain; said channel being compressively or tensilely strained, characterized in that said channel includes a localized perforation or a set of localized perforations along at least said first and/or second edge of said channel so as to also create at least one shear strain in said channel. The invention also relates to a process for fabricating said transistor.
    Type: Grant
    Filed: December 22, 2015
    Date of Patent: April 13, 2021
    Assignee: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVES
    Inventors: Emmanuel Augendre, Maxime Argoud, Sylvain Maitrejean, Pierre Morin, Raluca Tiron
  • Publication number: 20210104634
    Abstract: A field-effect transistor including an active zone comprises a source, a channel, a drain and a control gate, which is positioned level with the channel, allowing a current to flow through the channel between the source and drain along an x-axis, the channel comprising: a first edge of separation with the source; and a second edge of separation with the drain; the channel being compressively or tensilely strained, wherein the channel includes a localized perforation or a set of localized perforations along at least the first and/or second edge of the channel so as to also create at least one shear strain in the channel. A process for fabricating the transistor is provided.
    Type: Application
    Filed: December 16, 2020
    Publication date: April 8, 2021
    Inventors: Emmanuel AUGENDRE, Maxime ARGOUD, Sylvain MAITREJEAN, Pierre MORIN, Raluca TIRON
  • Publication number: 20210057414
    Abstract: Methods and structures for forming strained-channel finFETs are described. Fin structures for finFETs may be formed using two epitaxial layers of different lattice constants that are grown over a bulk substrate. A first thin, strained, epitaxial layer may be cut to form strain-relieved base structures for fins. The base structures may be constrained in a strained-relieved state. Fin structures may be epitaxially grown in a second layer over the base structures. The constrained base structures can cause higher amounts of strain to form in the epitaxially-grown fins than would occur for non-constrained base structures.
    Type: Application
    Filed: November 9, 2020
    Publication date: February 25, 2021
    Inventors: Pierre MORIN, Nicolas LOUBET
  • Patent number: D1018271
    Type: Grant
    Filed: January 26, 2023
    Date of Patent: March 19, 2024
    Assignee: BOMBARDIER RECREATIONAL PRODUCTS INC.
    Inventors: Pierre-Luc Robillard, Karl Dery St-Cyr, Bart Vandenbogaard, Mathieu Mercier, Alexandre Morin-Savard, Michel Bourassa, Samuel Simoneau
  • Patent number: D1019513
    Type: Grant
    Filed: August 10, 2021
    Date of Patent: March 26, 2024
    Assignee: BOMBARDIER RECREATIONAL PRODUCTS INC.
    Inventors: Pierre-Luc Robillard, Karl Dery St-Cyr, Bart Vandenbogaard, Mathieu Mercier, Alexandre Morin-Savard, Michel Bourassa, Samuel Simoneau
  • Patent number: D1021751
    Type: Grant
    Filed: August 10, 2021
    Date of Patent: April 9, 2024
    Assignee: BOMBARDIER RECREATIONAL PRODUCTS INC.
    Inventors: Pierre-Luc Robillard, Karl Dery St-Cyr, Bart Vandenbogaard, Mathieu Mercier, Alexandre Morin-Savard, Michel Bourassa, Samuel Simoneau