Patents by Inventor Pil Soon BAE

Pil Soon BAE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10497691
    Abstract: A method of stacking semiconductor dies includes attaching a lower semiconductor die to a base substrate with an adhesive layer and attaching an upper semiconductor die to the lower semiconductor die with another adhesive layer. A thermo-compression bonding technique is applied to the upper semiconductor die to cure the adhesive layers and to bond the upper semiconductor die to the lower semiconductor die.
    Type: Grant
    Filed: November 9, 2018
    Date of Patent: December 3, 2019
    Assignee: SK hynix Inc.
    Inventors: Chanho Shin, Seunghwan Kim, Pil Soon Bae, Hwijo Jeong
  • Publication number: 20190333910
    Abstract: A method of stacking semiconductor dies includes attaching a lower semiconductor die to a base substrate with an adhesive layer and attaching an upper semiconductor die to the lower semiconductor die with another adhesive layer. A thermo-compression bonding technique is applied to the upper semiconductor die to cure the adhesive layers and to bond the upper semiconductor die to the lower semiconductor die.
    Type: Application
    Filed: November 9, 2018
    Publication date: October 31, 2019
    Applicant: SK hynix Inc.
    Inventors: Chanho SHIN, Seunghwan KIM, Pil Soon BAE, Hwijo JEONG
  • Patent number: 9837360
    Abstract: Wafer level packages are provided. The wafer level package includes alignment marks disposed at a first surface of a protection wafer, a semiconductor die disposed on the first surface of the protection wafer to be spaced apart from the alignment marks, a first photosensitive dielectric layer covering the semiconductor die and having a flat top surface, and a second dielectric layer covering the flat top surface of the first photosensitive dielectric layer. Redistribution lines are disposed between the first photosensitive dielectric layer and the second dielectric layer and electrically connected to the semiconductor die through first opening portions penetrating the first photosensitive dielectric layer. Outer connectors are disposed on the second dielectric layer and electrically connected to the redistribution lines through second opening portions penetrating the second dielectric layer.
    Type: Grant
    Filed: August 22, 2016
    Date of Patent: December 5, 2017
    Assignee: SK hynix Inc.
    Inventors: Hyeong Seok Choi, Ki Jun Sung, Jong Hoon Kim, Young Geun Yoo, Pil Soon Bae
  • Publication number: 20170170127
    Abstract: According to various embodiments, there may be provided packages, semiconductors, and wafer level packages, and there may be provided methods of manufacturing packages, semiconductors, and wafer level packages. A method of manufacturing a wafer level package may include forming alignment marks at a surface of a protection wafer, mounting semiconductor dice on the protection wafer using the alignment marks, forming a first dielectric layer covering the semiconductor dice, planarizing a top surface of the first photosensitive layer, exposuring and developing portions of the planarized first dielectric layer to form opening portions exposing portions of the semiconductor dice, and forming redistribution lines on the first photosensitive dielectric layer. A second dielectric layer may be formed to cover the redistribution lines. Related wafer level packages may also be provided.
    Type: Application
    Filed: August 22, 2016
    Publication date: June 15, 2017
    Inventors: Hyeong Seok CHOI, Ki Jun SUNG, Jong Hoon KIM, Young Geun YOO, Pil Soon BAE
  • Publication number: 20160225744
    Abstract: A semiconductor package includes a package substrate having a cavity therein and a second internal contact portion, a semiconductor die disposed in the cavity of the package substrate and having a first internal contact portion, a bonding wire connecting the first internal contact portion to the second internal contact portion, and an encapsulation part covering surfaces of the semiconductor die and the package substrate and providing an opening that exposes a first external contact portion of the bonding wire. Related memory cards and related electronic systems are also provided.
    Type: Application
    Filed: June 23, 2015
    Publication date: August 4, 2016
    Inventors: Jong Hyun NAM, Pil Soon BAE
  • Patent number: 8889481
    Abstract: A semiconductor device comprises: a semiconductor structure formed with openings for exposing pads on an one surface thereof, a first conductive layer formed in the openings to make the one surface of the semiconductor structure more uniform, and conductive patterns formed on portions of the one surface of the semiconductor structure including the first conductive layers.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: November 18, 2014
    Assignee: SK Hynix Inc.
    Inventors: Jong Hoon Kim, Pil Soon Bae
  • Publication number: 20140145343
    Abstract: A semiconductor device comprises: a semiconductor structure formed with openings for exposing pads on an one surface thereof, a first conductive layer formed in the openings to make the one surface of the semiconductor structure more uniform, and conductive patterns formed on portions of the one surface of the semiconductor structure including the first conductive layers.
    Type: Application
    Filed: March 15, 2013
    Publication date: May 29, 2014
    Applicant: SK HYNIX INC.
    Inventors: Jong Hoon KIM, Pil Soon BAE