Patents by Inventor Ping Ping OOI

Ping Ping OOI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200027813
    Abstract: Described herein are microelectronics packages and methods for manufacturing the same. The microelectronics package may include a base package, an ancillary package, and an electrically isolated metal layer. The base package may include a base die. The ancillary package may include an ancillary component. The ancillary package may be located on top of the base package. The electrically isolated metal layer may be located at least partially within a layer of the base package such that a portion of the electrically isolated metal layer contacts at least one surface of the base die and is located in between the base die and the ancillary component.
    Type: Application
    Filed: June 26, 2019
    Publication date: January 23, 2020
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Kooi Chi Ooi, Ping Ping Ooi
  • Patent number: 10541200
    Abstract: Over-molded IC package assemblies including an embedded voltage reference plane and/or heat spreader. In some embodiments, an over-molded package assembly includes a IC chip or die coupled to one or more metal distribution layer or package substrate. A molding compound encapsulates at least the IC chip and one or more conductive layers are embedded within the molding compound. The conductive layers may include an interior portion located over the IC chip and a peripheral portion located over the redistribution layers or package substrate. The interior portion may comprise one or more heat conductive features, which may physically contact a surface of the IC chip. In some further embodiments, the peripheral portion comprises one or more electrically conductive features, which may physically contact a surface of the package redistribution layers or package substrate to convey a reference voltage.
    Type: Grant
    Filed: May 17, 2018
    Date of Patent: January 21, 2020
    Assignee: Intel Corporation
    Inventors: Ping Ping Ooi, Bok Eng Cheah, Jackson Chung Peng Kong, Mooi Ling Chang, Wen Wei Lum
  • Publication number: 20190378828
    Abstract: Methods and apparatus relating to integrating System in Package (SiP) with Input/Output (IO) board for platform miniaturization are described. In an embodiment, a SiP board includes a plurality of logic components. An IO board is coupled to the SiP board via a grid array. The plurality of logic components is provided on both sides of the SiP board and one or more of the plurality of logic components are to positioned in an opening in the IO board. Other embodiments are also disclosed and claimed.
    Type: Application
    Filed: August 20, 2019
    Publication date: December 12, 2019
    Applicant: Intel Corporation
    Inventors: Eng Huat Goh, Wee Hoe, Khang Choong Yong, Ping Ping Ooi
  • Publication number: 20190355681
    Abstract: An electronic circuit including a substrate having a first dielectric characteristic. The substrate can include a first side and a second side. An intermediary material can be disposed within the substrate. For instance, the intermediary material can be located between the first side and the second side. The intermediary material can include a second dielectric characteristic, where the second dielectric characteristic is different than the first dielectric characteristic. A first conductive layer can be disposed on the first side, and a second conductive layer can be disposed on the second side. A conductive path can be electrically coupled between the first conductive layer and the second conductive layer. The conductive path can be in contact with at least a portion of the intermediary material.
    Type: Application
    Filed: December 19, 2017
    Publication date: November 21, 2019
    Inventors: Jackson Chung Peng Kong, Bok Eng Cheah, Ping Ping Ooi, Kooi Chi Ooi
  • Publication number: 20190311978
    Abstract: A semiconductor package substrate includes a composite and stacked vertical interconnect on a land side of the substrate. The composite and stacked vertical interconnect includes a smaller contact end against the semiconductor package substrate, and a larger contact end for board mounting.
    Type: Application
    Filed: February 20, 2019
    Publication date: October 10, 2019
    Inventors: Bok Eng Cheah, Ping Ping Ooi, Shaw Fong Wong, Jackson Chung Peng Kong, Hungying Lo
  • Patent number: 10403604
    Abstract: Embodiments of the present disclosure are directed toward a stacked package assembly for embedded dies and associated techniques and configurations. In one embodiment, stacked package assembly may comprise a first die package and a second die package stacked one upon the other with plural interconnections between them; and a voltage reference plane embedded in at least one of the first and second die packages in proximity and generally parallel to the other of the first and second die packages.
    Type: Grant
    Filed: November 5, 2015
    Date of Patent: September 3, 2019
    Assignee: Intel Corporation
    Inventors: Bok Eng Cheah, Jackson Chung Peng Kong, Ping Ping Ooi, Kooi Chi Ooi, Shanggar Periaman
  • Patent number: 10388636
    Abstract: Methods and apparatus relating to integrating System in Package (SiP) with Input/Output (IO) board for platform miniaturization are described. In an embodiment, a SiP board includes a plurality of logic components. An IO board is coupled to the SiP board via a grid array. The plurality of logic components is provided on both sides of the SiP board and one or more of the plurality of logic components are to positioned in an opening in the IO board. Other embodiments are also disclosed and claimed.
    Type: Grant
    Filed: December 21, 2015
    Date of Patent: August 20, 2019
    Assignee: Intel Corporation
    Inventors: Eng Huat Goh, Wee Hoe, Khang Choong Yong, Ping Ping Ooi
  • Patent number: 10317938
    Abstract: Embodiments are generally directed to an apparatus utilizing computer on package construction. An embodiment of a computer includes a substrate; one or more semiconductor devices, the one or more semiconductor devices being direct chip attached to the substrate, the one or more semiconductor devices including a central processing unit (CPU); and one or more additional components installed on the substrate, wherein the computer excludes I/O components.
    Type: Grant
    Filed: January 23, 2015
    Date of Patent: June 11, 2019
    Assignee: INTEL CORPORATION
    Inventors: Eng Huat Goh, Khai Ern See, Damien Weng Kong Chong, Min Suet Lim, Ping Ping Ooi, Chu Aun Lim, Jimmy Huat Since Huang, Poh Tat Oh, Teong Keat Beh, Jackson Chung Peng Kong, Fern Nee Tan, Jenn Chuan Cheng
  • Publication number: 20190006277
    Abstract: A stacked-die and stacked-capacitor package vertically arranged capacitors to mirror a semiconductive-device stack. The stacked capacitor can be electrically coupled to one or more semiconductive devices in the stacked architecture.
    Type: Application
    Filed: June 25, 2018
    Publication date: January 3, 2019
    Inventors: Bok Eng Cheah, Mooi Ling Chang, Ping Ping Ooi, Jackson Chung Peng Kong, Wen Wei Lum
  • Publication number: 20180366407
    Abstract: Over-molded IC package assemblies including an embedded voltage reference plane and/or heat spreader. In some embodiments, an over-molded package assembly includes a IC chip or die coupled to one or more metal distribution layer or package substrate. A molding compound encapsulates at least the IC chip and one or more conductive layers are embedded within the molding compound. The conductive layers may include an interior portion located over the IC chip and a peripheral portion located over the redistribution layers or package substrate. The interior portion may comprise one or more heat conductive features, which may physically contact a surface of the IC chip. In some further embodiments, the peripheral portion comprises one or more electrically conductive features, which may physically contact a surface of the package redistribution layers or package substrate to convey a reference voltage.
    Type: Application
    Filed: May 17, 2018
    Publication date: December 20, 2018
    Applicant: Intel Corporation
    Inventors: Ping Ping OOI, Bok Eng CHEAH, Jackson Chung Peng KONG, Mooi Ling CHANG, Wen Wei LUM
  • Publication number: 20180358292
    Abstract: Over-molded IC package assemblies including an in-mold capacitor. In some embodiments, an over-molded package assembly includes a IC chip or die coupled to one or more metal distribution layer or package substrate. A molding compound encapsulates at least the IC chip and one or more capacitors are fabricated within the molding compound. The capacitors may include two or more metal plates separated by an intervening dielectric material, all of which are embedded within a trench in the molding compound. Individual ones of the capacitor plates may physically contact a conductive land of the package redistribution layer or package substrate, for example to tie the plates to a ground plane and power plane, or two supply rails, in a decoupling capacitor application.
    Type: Application
    Filed: May 8, 2018
    Publication date: December 13, 2018
    Applicant: Intel Corporation
    Inventors: Jackson Chung Peng KONG, Bok Eng CHEAH, Wen Wei LUM, Mooi Ling CHANG, Ping Ping OOI
  • Publication number: 20180331081
    Abstract: Methods and apparatus relating to integrating System in Package (SiP) with Input/Output (IO) board for platform miniaturization are described. In an embodiment, a SiP board includes a plurality of logic components. An IO board is coupled to the SiP board via a grid array. The plurality of logic components is provided on both sides of the SiP board and one or more of the plurality of logic components are to positioned in an opening in the IO board. Other embodiments are also disclosed and claimed.
    Type: Application
    Filed: December 21, 2015
    Publication date: November 15, 2018
    Applicant: Intel Corporation
    Inventors: Eng Huat Goh, Wee Hoe, Khang Choong Yong, Ping Ping Ooi
  • Publication number: 20180294252
    Abstract: Embodiments of the present disclosure are directed toward a stacked package assembly for embedded dies and associated techniques and configurations. In one embodiment, stacked package assembly may comprise a first die package and a second die package stacked one upon the other with plural interconnections between them; and a voltage reference plane embedded in at least one of the first and second die packages in proximity and generally parallel to the other of the first and second die packages.
    Type: Application
    Filed: November 5, 2015
    Publication date: October 11, 2018
    Applicant: Intel Corporation
    Inventors: Bok Eng CHEAH, Jackson Chung Peng KONG, Ping Ping OOI, Kooi Chi OOI, Shanggar PERIAMAN
  • Publication number: 20180226357
    Abstract: A semiconductor package is disclosed. The semiconductor package includes a multilayer package substrate. The layers of the multi-layer substrate include one or more conductive layers to transmit information within the semiconductor package. The layers also include one or more conductive power supply layers to provide power to the semiconductor package and to one or more connected components. The layers also include one or more layers of dielectric material forming a substrate core dielectric. The layers also include an embedded reference plane within the substrate core dielectric, wherein the embedded reference plane is conductive and reduces electrical interference between the other conductive layers in the multilayer package substrate.
    Type: Application
    Filed: February 6, 2018
    Publication date: August 9, 2018
    Inventors: Jackson Chung Peng Kong, Bok Eng Cheah, Ping Ping Ooi, Paik Wen Ong, Kooi Chi Ooi
  • Publication number: 20170086298
    Abstract: Techniques and mechanisms to provide interconnect structures of a substrate such as a printed circuit board. In an embodiment, a first side of a substrate has disposed thereon a hardware interface contacts to couple the substrate to a packaged IC device. The contacts define a footprint area, where an overlap region of the substrate is defined by a projection of the footprint area from the first side to a second side of the substrate. The substrate forms a recess extending from one of the first side and the second side. In another embodiment, at least part of the recess is within the overlap region, and interconnect structures of the substrate facilitate connection between the packaged IC device and a capacitor disposed at least partially in the recess. Positioning of the capacitor within the overlap region enables improvements in substrate space efficiency, power delivery and/or signal noise.
    Type: Application
    Filed: September 23, 2015
    Publication date: March 23, 2017
    Inventors: Tin Poay Chuah, Min Suet Lim, Ping Ping Ooi, Eng Huat Goh, See Chin Chow
  • Patent number: 9543244
    Abstract: “Hybrid” transmission line circuits employing multiple interconnect levels for the propagation, or return, of a single signal line across a package length are described. In package transmission line circuit embodiments, a signal line employs co-located traces in two different interconnect levels that are electrically coupled together. In further embodiments, a reference plane is provided above, below or co-planar with at least one of the co-locate traces. In embodiments, a balanced signal line pair includes first and second co-located traces in two adjacent interconnect levels as a propagation signal line and third and fourth co-located traces in the two adjacent interconnect levels as a return signal line with a ground plane co-planar with, and/or above and/or below the two adjacent interconnect levels.
    Type: Grant
    Filed: November 17, 2014
    Date of Patent: January 10, 2017
    Assignee: Intel Corporation
    Inventors: Chung Peng Jackson Kong, Chang-Tsung Fu, Telesphor Kamgaing, Chan Kim Lee, Ping Ping Ooi
  • Publication number: 20160216731
    Abstract: Embodiments are generally directed to an apparatus utilizing computer on package construction. An embodiment of a computer includes a substrate; one or more semiconductor devices, the one or more semiconductor devices being direct chip attached to the substrate, the one or more semiconductor devices including a central processing unit (CPU); and one or more additional components installed on the substrate, wherein the computer excludes I/O components.
    Type: Application
    Filed: January 23, 2015
    Publication date: July 28, 2016
    Inventors: Eng Huat Goh, Khai Ern See, Damien Weng Kong Chong, Min Suet Lim, Ping Ping Ooi, Chu Aun Lim, Jimmy Huat Since Huang, Poh Tat Oh, Teong Keat Beh, Jackson Chung Peng Kong, Fern Nee Tan, Jenn Chuan Cheng
  • Publication number: 20150069629
    Abstract: “Hybrid” transmission line circuits employing multiple interconnect levels for the propagation, or return, of a single signal line across a package length are described. In package transmission line circuit embodiments, a signal line employs co-located traces in two different interconnect levels that are electrically coupled together. In further embodiments, a reference plane is provided above, below or co-planar with at least one of the co-locate traces. In embodiments, a balanced signal line pair includes first and second co-located traces in two adjacent interconnect levels as a propagation signal line and third and fourth co-located traces in the two adjacent interconnect levels as a return signal line with a ground plane co-planar with, and/or above and/or below the two adjacent interconnect levels.
    Type: Application
    Filed: November 17, 2014
    Publication date: March 12, 2015
    Inventors: Chung Peng Jackson KONG, Chang-Tsung Fu, Telesphor Kamgaing, Chan Kim Lee, Ping Ping Ooi
  • Patent number: 8890302
    Abstract: “Hybrid” transmission line circuits employing multiple interconnect levels for the propagation, or return, of a single signal line across a package length are described. In package transmission line circuit embodiments, a signal line employs co-located traces in two different interconnect levels that are electrically coupled together. In further embodiments, a reference plane is provided above, below or co-planar with at least one of the co-locate traces. In embodiments, a balanced signal line pair includes first and second co-located traces in two adjacent interconnect levels as a propagation signal line and third and fourth co-located traces in the two adjacent interconnect levels as a return signal line with a ground plane co-planar with, and/or above and/or below the two adjacent interconnect levels.
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: November 18, 2014
    Assignee: Intel Corporation
    Inventors: Chung Peng (Jackson) Kong, Chang-Tsung Fu, Telesphor Kamgaing, Chan Kim Lee, Ping Ping Ooi
  • Publication number: 20140001643
    Abstract: “Hybrid” transmission line circuits employing multiple interconnect levels for the propagation, or return, of a single signal line across a package length are described. In package transmission line circuit embodiments, a signal line employs co-located traces in two different interconnect levels that are electrically coupled together. In further embodiments, a reference plane is provided above, below or co-planar with at least one of the co-locate traces. In embodiments, a balanced signal line pair includes first and second co-located traces in two adjacent interconnect levels as a propagation signal line and third and fourth co-located traces in the two adjacent interconnect levels as a return signal line with a ground plane co-planar with, and/or above and/or below the two adjacent interconnect levels.
    Type: Application
    Filed: June 29, 2012
    Publication date: January 2, 2014
    Inventors: Chung Peng (Jackson) KONG, Chang-Tsung FU, Telesphor KAMGAING, Chan Kim LEE, Ping Ping OOI