Patents by Inventor Ping-Yun Wang

Ping-Yun Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240098960
    Abstract: An integrated circuit structure in which a gate overlies channel region in an active area of a first transistor. The first transistor includes a channel region, a source region and a drain region. A conductive contact is coupled to the drain region of the first transistor. A second transistor that includes a channel region, a source region a drain region is adjacent to the first transistor. The gate of the second transistor is spaced from the gate of the first transistor. A conductive via passes through an insulation layer to electrically connect to the gate of the second transistor. An expanded conductive via overlays both the conductive contact and the conductive via to electrically connect the drain of the first transistor to the gate of the second transistor.
    Type: Application
    Filed: November 22, 2023
    Publication date: March 21, 2024
    Inventors: YU-KUAN LIN, CHANG-TA YANG, PING-WEI WANG, KUO-YI CHAO, MEI-YUN WANG
  • Patent number: 7430727
    Abstract: An HCG to HDL translation method, which can automatically generate VHDL codes. The method reads a hardware component graph (HCG) to find a start node and obtain a corresponding hardware component subgraph of the start node, analyzes all information of the start node to thereby add input and output components and generate a VHDL entity, determines types on all nodes of the hardware component, graph to thereby generate corresponding VHDL components and write associated information in a VHDL architecture, generates corresponding signal connections of VHDL components in accordance with edges of the hardware component graph, and outputs the VHDL entity and architecture to a file in a text form.
    Type: Grant
    Filed: May 25, 2006
    Date of Patent: September 30, 2008
    Assignee: Tatung Company
    Inventors: Fu-Chiung Cheng, Shu-Ming Chang, Jian-Yi Chen, Chieh-Ju Wang, Chin-Tai Chou, Nian-Zhi Huang, Chi-Huam Shieh, Ping-Yun Wang, Li-Kai Chang
  • Publication number: 20070169054
    Abstract: A process of automatically translating a high level programming language into an extended activity diagram (EAD), which can translate source codes coded by the high level programming language into a corresponding activity diagram (AD) before the high level language is translated into a hardware description language (HDL). The process adds a new translation rule in a compiler and modifies the AD specification of a unified modeling language (UML) to accordingly translate the source codes into the AD and present the programming logic and executing flow of the source codes in a visualization form. In addition, the process can translate the high level programming language into a unified format for representation, and the AD can benefit simulation and requirement in a following HDL translation.
    Type: Application
    Filed: June 21, 2006
    Publication date: July 19, 2007
    Applicant: Tatung Company
    Inventors: Fu-Chiung Cheng, Kuan-Yu Yan, Jian-Yi Chen, Shu-Ming Chang, Ping-Yun Wang, Li-Kai Chang, Chin-Tai Chou, Ming-Shiou Chiang
  • Publication number: 20070157147
    Abstract: An HCG to HDL translation method, which can automatically generate VHDL codes. The method reads a hardware component graph (HCG) to find a start node and obtain a corresponding hardware component subgraph of the start node, analyzes all information of the start node to thereby add input and output components and generate a VHDL entity, determines types on all nodes of the hardware component, graph to thereby generate corresponding VHDL components and write associated information in a VHDL architecture, generates corresponding signal connections of VHDL components in accordance with edges of the hardware component graph, and outputs the VHDL entity and architecture to a file in a text form.
    Type: Application
    Filed: May 25, 2006
    Publication date: July 5, 2007
    Applicant: Tatung Company
    Inventors: Fu-Chiung Cheng, Shu-Ming Chang, Jian-Yi Chen, Chieh-Ju Wang, Chin-Tai Chou, Nian-Zhi Huang, Chi-Huam Shieh, Ping-Yun Wang, Li-Kai Chang
  • Publication number: 20070157187
    Abstract: A process of automatically translating an extended activity diagram (EAD) into a hardware component graph (HCG).
    Type: Application
    Filed: June 21, 2006
    Publication date: July 5, 2007
    Applicant: Tatung Company
    Inventors: Fu-Chiung Cheng, Shin-Hway Yu, Kuan-Yu Chen, Jian-Yi Chen, Ming-Shiou Chiang, Shu-Ming Chang, Hung-Chi Wu, Ping-Yun Wang
  • Publication number: 20070157132
    Abstract: A process of automatically translating a high level programming language into a hardware description language (HDL), which can use a three-stage translation mechanism to generate the HDL codes corresponding to the functions described by the high level programming language. The first stage translates source codes coded by the high level programming language into an extended activity diagram (EAD). The second stage translates the EAD into a hardware component graph (HCG). The third stage generates the respective signal connections of HDL components according to all edges of the HCG, and outputs an HDL entity and architecture to a file in a string form, thereby completing the entire translation.
    Type: Application
    Filed: June 22, 2006
    Publication date: July 5, 2007
    Applicant: Tatung Company
    Inventors: Fu-Chiung Cheng, Jian-Yi Chen, Kuan-Yu Yan, Shin-Hway Yu, Kuan-Yu Chen, Chieh-Ju Wang, Shu-Ming Chang, Ping-Yun Wang, Li-Kai Chang, Chin-Tai Chou, Chi-Huam Shieh, Ming-Shiou Chiang, Nian-Zhi Huang, Hung-Chi Wu