Patents by Inventor Piyush Jamkhandi

Piyush Jamkhandi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7293214
    Abstract: A design methodology to debug synchronization of a signal crossing clock domains. A testable synchronization control logic utilizes a programmable register to set parameters to test signals traversing from one clock domain to another clock domain across a synchronization circuit. The register is programmed with a latency value that corresponds to a correct synchronization timing for the clock domain crossing. Other bit entries in the register provide setting of other debug parameters and indications of monitored results.
    Type: Grant
    Filed: December 2, 2005
    Date of Patent: November 6, 2007
    Assignee: Broadcom Corporation
    Inventor: Piyush Jamkhandi
  • Publication number: 20070130492
    Abstract: A design methodology to debug synchronization of a signal crossing clock domains. A testable synchronization control logic utilizes a programmable register to set parameters to test signals traversing from one clock domain to another clock domain across a synchronization circuit. The register is programmed with a latency value that corresponds to a correct synchronization timing for the clock domain crossing. Other bit entries in the register provide setting of other debug parameters and indications of monitored results.
    Type: Application
    Filed: December 2, 2005
    Publication date: June 7, 2007
    Inventor: Piyush Jamkhandi
  • Publication number: 20050228930
    Abstract: A method and apparatus for programming instruction issuing rules for instructions residing among various virtual channels, as well as the same virtual channel of an I/O bus interface for a system-on-a-chip processor. In the method and apparatus of the present invention both intra-virtual channel dependencies and inter-virtual channel dependencies are fully programmable, thereby offering significant advantages over prior art I/O interfaces. The method and apparatus of the present invention is broadly comprised of a system for managing data transactions between a first bus and a second bus. A first transaction conversion module is operably connected to the first bus and is operable to receive transactions from the first bus and a first format and to convert those transactions into an internal format.
    Type: Application
    Filed: April 9, 2004
    Publication date: October 13, 2005
    Applicant: Broadcom Corporation
    Inventors: Chun Ning, Laurent Moll, Kwong-Tak Chui, Shun Go, Piyush Jamkhandi