Patents by Inventor Pranav Murthy

Pranav Murthy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230117388
    Abstract: This document provides methods and materials for expanding tumor infiltrating ?? T cells (e.g., tumor infiltrating ?? T cells) in culture. For example, methods and materials for expanding large numbers of tumor infiltrating ?? T cells (e.g., tumor infiltrating ?? T cells that are predominantly V?1+) from tissue obtained from a mammal having cancer (e.g., a tumor sample), an autoimmune condition, or an infection are provided. Populations of such tumor infiltrating ?? T cells and methods and materials for using such tumor infiltrating ?? T cells and/or such populations to treat cancer within a mammal (e.g., a human) also are provided.
    Type: Application
    Filed: October 14, 2022
    Publication date: April 20, 2023
    Inventors: Michael T. Lotze, Pranav Murthy
  • Patent number: 9836373
    Abstract: On-chip field testing methods and apparatus are disclosed. Example on-chip testers disclosed herein include a decoder having a test data input and a test stimuli interface. Disclosed example on-chip testers also include a multiplexer having a first multiplexer interface coupled to the test stimuli interface, a second multiplexer interface coupled to an automatic test equipment interface, a third multiplexer interface coupled to a design-for-testing subsystem interface and an interface selection input. Disclosed example on-chip testers further include a memory having a memory interface coupled to the test data input.
    Type: Grant
    Filed: February 24, 2015
    Date of Patent: December 5, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Srinivas Kumar Vooka, Vishwanath S, Pranav Murthy, Ratheesh Thekke Veetil, Rahul Gulati
  • Publication number: 20160146888
    Abstract: On-chip field testing methods and apparatus are disclosed. Example on-chip testers disclosed herein include a decoder having a test data input and a test stimuli interface. Disclosed example on-chip testers also include a multiplexer having a first multiplexer interface coupled to the test stimuli interface, a second multiplexer interface coupled to an automatic test equipment interface, a third multiplexer interface coupled to a design-for-testing subsystem interface and an interface selection input. Disclosed example on-chip testers further include a memory having a memory interface coupled to the test data input.
    Type: Application
    Filed: February 24, 2015
    Publication date: May 26, 2016
    Inventors: Srinivas Kumar Vooka, Vishwanath S, Pranav Murthy, Ratheesh Thekke Veetil, Rahul Gulati
  • Patent number: 9024670
    Abstract: An integrated circuit (IC) includes a plurality of input/output (I/O) terminals through which signals pass into or out of the IC and an I/O timing module. The I/O timing module is configured to add propagation delay to signals passing between the I/O terminals and I/O subsystems of the IC. The I/O timing module includes a plurality of delay elements associated with each of the I/O terminals, a control register associated with each of the I/O terminals, a memory, and I/O delay control logic. The control register is coupled to each of the delay elements associated with the I/O terminal. The memory is encoded with delay information. The I/O delay control logic is configured to initialize the propagation delay associated with each of the I/O terminals by selecting which of the delay elements are to be applied to produce the propagation delay based on the delay information stored in the memory.
    Type: Grant
    Filed: October 8, 2013
    Date of Patent: May 5, 2015
    Assignee: Texas Instruments Incorporated
    Inventors: Ashutosh Tiwari, Ish Kumar Dham, Pranav Murthy, Virendra Brijlal Bansal
  • Publication number: 20150097608
    Abstract: An integrated circuit (IC) includes a plurality of input/output (I/O) terminals through which signals pass into or out of the IC and an I/O timing module. The I/O timing module is configured to add propagation delay to signals passing between the I/O terminals and I/O subsystems of the IC. The I/O timing module includes a plurality of delay elements associated with each of the I/O terminals, a control register associated with each of the I/O terminals, a memory, and I/O delay control logic. The control register is coupled to each of the delay elements associated with the I/O terminal. The memory is encoded with delay information. The I/O delay control logic is configured to initialize the propagation delay associated with each of the I/O terminals by selecting which of the delay elements are to be applied to produce the propagation delay based on the delay information stored in the memory.
    Type: Application
    Filed: October 8, 2013
    Publication date: April 9, 2015
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Ashutosh Tiwari, Ish Kumar Dham, Pranav Murthy, Virendra Brijlal Bansal