Patents by Inventor Prashant Dubey

Prashant Dubey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8046655
    Abstract: An integrated test device reduces external wiring congestion to a memory. The integrated test device provides for separate decoder testing and debugging to find specific errors in the memory. The device also helps in reducing the complexity of the test of external BIST. Furthermore, the number of clock cycles required for the decoder testing for an N-address memory is reduced from 4N cycles to N clock cycles. Additionally, the access time for the memory is reduced as the test device is used as a pipelining device in normal operation mode.
    Type: Grant
    Filed: May 18, 2006
    Date of Patent: October 25, 2011
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventor: Prashant Dubey
  • Patent number: 7954017
    Abstract: A method of sharing testing components for multiple embedded memories and the memory system incorporating the same. The memory system includes multiple test controllers, multiple interface devices, a main controller, and a serial interface. The main controller is used for initializing testing of each of the dissimilar memory groups using a serial interface and local test controllers. The memory system results in reduced routing congestion and faster testing of plurality of dissimilar memories.
    Type: Grant
    Filed: November 28, 2006
    Date of Patent: May 31, 2011
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventors: Amit Kashyap, Prashant Dubey, Akhil Garg
  • Publication number: 20100156543
    Abstract: An oscillator having a plurality of operatively coupled ring oscillators arranged in hyper-matrix architecture. The operatively coupled ring oscillators are either identical or non-identical and are coupled through a common inverter or tail current transistors.
    Type: Application
    Filed: December 22, 2009
    Publication date: June 24, 2010
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventor: Prashant Dubey
  • Publication number: 20100017651
    Abstract: The system and method are for efficient detection and restoration of data storage array defects. The system may include a data storage subsystem, wherein the data storage subsystem includes a data storage array, read-write logic coupled to the data storage array, a parity generator for producing and storing check data during write operations to the data storage array and generating check data during read operations on the data storage array, and a parity checker for verifying the stored check data with generated check data and identifying defective data read-write elements during read operations on the data storage array. The subsystem may further include a Built-in Self Test (BIST) generator operating only on the identified defective data read-write elements for determining defective data storage elements in the defective data read-write elements, and a restoration mechanism for restoring the valid operation of data access elements containing the defective data storage elements in the data storage array.
    Type: Application
    Filed: July 6, 2009
    Publication date: January 21, 2010
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventors: Akhil Garg, Prashant Dubey
  • Patent number: 7603603
    Abstract: A configurable memory architecture includes a built-in testing mechanism integrated in said memory to support very efficient built-in self-test in Random Access Memories (RAMs) with greatly reduced overhead, in terms of area and speed. Memories can fail at high speed due to glitches (unwanted pulses which can at times behave as invalid clocks and destroy the functionality of synchronous systems) produced in decoding, the slow precharge of bitlines or the slow sensing of the sense amplifiers. The memory architecture incorporates structured DFT techniques to separately detect these failures.
    Type: Grant
    Filed: May 26, 2006
    Date of Patent: October 13, 2009
    Assignee: STMicroelectronics PVT. Ltd.
    Inventor: Prashant Dubey
  • Patent number: 7496809
    Abstract: An integrated scannable interface for testing memory. The interface includes a selection device for selecting a signal from at least two input signals responsive to an activation signal, a first storage device coupled to the output of the selection device for storing the signal responsive to a first enable signal and generating an output signal for the memory. The first storage device is connected at the input node of the memory, and a second storage device is coupled at its input to the first storage device for storing the output signal responsive to a second enable signal and generating a test signal for testing the memory. The output signal is observed for debugging faults between the integrated scannable interface and the memory and for debugging faults between the first and second storage devices.
    Type: Grant
    Filed: June 9, 2006
    Date of Patent: February 24, 2009
    Assignee: STMicroelectronics Pvt. Ltd.
    Inventor: Prashant Dubey
  • Patent number: 7385862
    Abstract: A memory system incorporates shared redundant memories and has a shared redundant memory architecture. The memory system includes a modified memory to be used as a shared redundant memory between memory systems. These memory systems may have several smaller memories forming a single logical memory or various memories in close proximity on an integrated circuit system. The shared redundancy is achieved by adding a comparator to the redundant element for comparing between the faulty address and the system address and performing a memory operation based on the comparator output. As the redundant memory operations are performed in parallel to the memory structures, setup and hold times are reduced. Shared redundancy also results in reduced integrated circuit area.
    Type: Grant
    Filed: July 26, 2006
    Date of Patent: June 10, 2008
    Assignee: STMicroelectronics PVT. Ltd.
    Inventor: Prashant Dubey
  • Publication number: 20080126892
    Abstract: A system and method of sharing testing components for multiple embedded memories and the memory system incorporating the same. The memory system includes multiple test controllers, multiple interface devices, a main controller, and a serial interface. The main controller is used for initializing testing of each of the dissimilar memory groups using a serial interface and local test controllers. The memory system results in reduced routing congestion and faster testing of plurality of dissimilar memories. The present disclosure further provides a programmable shared built in self testing (BIST) architecture utilizing globally asynchronous and locally synchronous (GALS) methodology for testing multiple memories. The built in self test (BIST) architecture includes a programmable master controller, multiple memory wrappers, and an interface. The interface can be a globally asynchronous and locally synchronous (GALS) interface.
    Type: Application
    Filed: August 13, 2007
    Publication date: May 29, 2008
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: Prashant Dubey, Akhil Garg, Sravan Kumar Bhaskarani
  • Patent number: 7248066
    Abstract: An apparatus for enabling the on-chip analysis of the voltage and/or current transition behaviour of one or more embedded nets of an integrated circuit independently of the fabrication process. The said apparatus comprises a Reference Step Generator (RSG) for providing programmable reference voltages or currents, a Step Delay Generator (SDG) for providing programmable delays, a Comparator (C) that receives the output of the reference step generator on one input, the output from the node under test at the second input, and a latch enable signal from the step delay generator, and provides a latched digital output in response to the comparison, and a controller that co-ordinates the operation of the reference step generator, Step Delay Generator and Latching Comparator to provide a transient response measurement.
    Type: Grant
    Filed: December 29, 2004
    Date of Patent: July 24, 2007
    Assignee: STMicroelectronics PVT. Ltd.
    Inventors: Ruchir Saraswat, Balwant Singh, Prashant Dubey
  • Publication number: 20070162793
    Abstract: A method of sharing testing components for multiple embedded memories and the memory system incorporating the same. The memory system includes multiple test controllers, multiple interface devices, a main controller, and a serial interface. The main controller is used for initializing testing of each of the dissimilar memory groups using a serial interface and local test controllers. The memory system results in reduced routing congestion and faster testing of plurality of dissimilar memories.
    Type: Application
    Filed: November 28, 2006
    Publication date: July 12, 2007
    Applicant: STMICROELECTRONICS PVT, LTD.
    Inventors: Amit Kashyap, Prashant Dubey, Akhil Garg
  • Publication number: 20070061653
    Abstract: The present invention provides a built-in self-repairable memory. The invention repairs a faulty IC through hard fuses, as well as through available redundancy in memories on chip. As the faults are not present in all the memories, the invention uses a lesser number of fuses to actually make a repair and thus results in a yield enhancement. The fuse data is stored in a compressed form and then decompressed as a restore happens at the power on. The fuse data interface with the memory to be repaired is serial.
    Type: Application
    Filed: June 23, 2006
    Publication date: March 15, 2007
    Inventors: Prashant Dubey, Amit Kashyap
  • Publication number: 20070036011
    Abstract: A memory system incorporates shared redundant memories and has a shared redundant memory architecture. The memory system includes a modified memory to be used as a shared redundant memory between memory systems. These memory systems may have several smaller memories forming a single logical memory or various memories in close proximity on an integrated circuit system. The shared redundancy is achieved by adding a comparator to the redundant element for comparing between the faulty address and the system address and performing a memory operation based on the comparator output. As the redundant memory operations are performed in parallel to the memory structures, setup and hold times are reduced. Shared redundancy also results in reduced integrated circuit area.
    Type: Application
    Filed: July 26, 2006
    Publication date: February 15, 2007
    Inventor: Prashant DUBEY
  • Publication number: 20070016826
    Abstract: A configurable memory architecture includes a built-in testing mechanism integrated in said memory to support very efficient built-in self-test in Random Access Memories (RAMs) with greatly reduced overhead, in terms of area and speed. Memories can fail at high speed due to glitches (unwanted pulses which can at times behave as invalid clocks and destroy the functionality of synchronous systems) produced in decoding, the slow precharge of bitlines or the slow sensing of the sense amplifiers. The memory architecture incorporates structured DFT techniques to separately detect these failures.
    Type: Application
    Filed: May 26, 2006
    Publication date: January 18, 2007
    Applicant: STMicroelectronics PVT. LTD.
    Inventor: Prashant Dubey
  • Publication number: 20070011521
    Abstract: An integrated scannable interface for testing memory. The interface includes a selection device for selecting a signal from at least two input signals responsive to an activation signal, a first storage device coupled to the output of the selection device for storing the signal responsive to a first enable signal and generating an output signal for the memory. The first storage device is connected at the input node of the memory, and a second storage device is coupled at its input to the first storage device for storing the output signal responsive to a second enable signal and generating a test signal for testing the memory. The output signal is observed for debugging faults between the integrated scannable interface and the memory and for debugging faults between the first and second storage devices.
    Type: Application
    Filed: June 9, 2006
    Publication date: January 11, 2007
    Inventor: Prashant DUBEY
  • Publication number: 20070002649
    Abstract: An integrated test device reduces external wiring congestion to a memory. The integrated test device provides for separate decoder testing and debugging to find specific errors in the memory. The device also helps in reducing the complexity of the test of external BIST. Furthermore, the number of clock cycles required for the decoder testing for an N-address memory is reduced from 4N cycles to N clock cycles. Additionally, the access time for the memory is reduced as the test device is used as a pipelining device in normal operation mode.
    Type: Application
    Filed: May 18, 2006
    Publication date: January 4, 2007
    Applicant: STMicroelectronics Pvt. Ltd.
    Inventor: Prashant Dubey
  • Publication number: 20060248414
    Abstract: A Bit Map Analysis System (BMAS) for high-speed memory testing. The BMAS reduces the amount of data transaction between the BIST and tester may be used in embedded memories, whether asynchronous or synchronous, static or dynamic, or volatile or non-volatile. The tester clock cycle is substantially reduced, resulting in reduced diagnostic process time. The BMAS operates by partitioning a memory core into a plurality of smaller segments of equal size, sequentially generating bitmaps for the smaller segments, and storing the generated bitmaps for each of the smaller segments in a first-in-first-out (FIFO) memory segment that is equivalent to the size of the smaller segments. The BMAS also transmits the generated bitmaps to a tester using a serial pipe of predetermined size from the FIFO based on the tester clock.
    Type: Application
    Filed: March 29, 2006
    Publication date: November 2, 2006
    Inventor: Prashant Dubey
  • Publication number: 20050174102
    Abstract: An apparatus for enabling the on-chip analysis of the voltage and/or current transition behaviour of one or more embedded nets of an integrated circuit independently of the fabrication process. The said apparatus comprises a Reference Step Generator (RSG) for providing programmable reference voltages or currents, a Step Delay Generator (SDG) for providing programmable delays, a Comparator (C) that receives the output of the reference step generator on one input, the output from the node under test at the second input, and a latch enable signal from the step delay generator, and provides a latched digital output in response to the comparison, and a controller that co-ordinates the operation of the reference step generator, Step Delay Generator and Latching Comparator to provide a transient response measurement.
    Type: Application
    Filed: December 29, 2004
    Publication date: August 11, 2005
    Applicant: STMICROELECTRONICS PVT. LTD.
    Inventors: Ruchir Saraswat, Balwant Singh, Prashant Dubey
  • Patent number: 6917921
    Abstract: An information technology (IT) management practice knowledge portal provisions first information pages associated with IT management practices for retrieval. One or more IT management practice knowledge associates provision second information pages associated with IT management practices, and associate the second information pages with the first information pages to facilitate retrieval of the second information pages. Further, management features of an IT management application are associated with the first information pages to enable users of the management features to determine corrective actions to identified problems using IT management practice information provided by selected ones of the first as well as the second information pages.
    Type: Grant
    Filed: May 30, 2000
    Date of Patent: July 12, 2005
    Assignee: Prosight, Ltd.
    Inventors: John Cimral, Prashant Dubey, Mark S. Lawler, Amir Ofer, Doug Yokoyama
  • Patent number: 6650162
    Abstract: A digital clock generator circuit with built-in frequency and duty cycle control may include a pulse generator for generating a start pulse. The pulse generator may be connected to a ring oscillator to generate multiple signals having a specified frequency and programmable duty cycles. The oscillator may further be connected to a multiplexer which selectively connects one output of the ring oscillator to a final output to produce a signal of the specified frequency and specified duty cycle. The duty cycle may be adjustable over a wide range and across the full frequency band of operation.
    Type: Grant
    Filed: November 20, 2001
    Date of Patent: November 18, 2003
    Assignee: STMicroelectronics Ltd.
    Inventor: Prashant Dubey
  • Patent number: 6470475
    Abstract: A synthesizable, synchronous static RAM may include custom built memory cells and a semi-custom input/output/precharge section in bit slice form, a semi-custom built decoder connected to the bit slice, and a semi-custom built control clock generation section connected to the semi-custom built decoder and input/output section. The components may be arranged to provide high speed access, easy testability, and asynchronous initialization capabilities while reducing design time, and in a size that is significantly smaller than existing semi-custom or standard cell based memory designs.
    Type: Grant
    Filed: November 20, 2001
    Date of Patent: October 22, 2002
    Assignee: STMicroelectronics Ltd.
    Inventor: Prashant Dubey