Patents by Inventor Praveen Shenoy

Praveen Shenoy has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11688770
    Abstract: A method for increasing a forward biased safe operating area of a device includes forming a gate; and forming a segmented source close to the gate, wherein the segmented source includes first segments associated with a first threshold voltage and second segments associated with a second threshold voltage different from the first threshold voltage, wherein at least one device characteristic associated with the first segments is different from the same device characteristic associated with the second segments.
    Type: Grant
    Filed: December 1, 2021
    Date of Patent: June 27, 2023
    Assignee: Infineon Technologies Americas Corp.
    Inventor: Praveen Shenoy
  • Publication number: 20220085165
    Abstract: A method for increasing a forward biased safe operating area of a device includes forming a gate; and forming a segmented source close to the gate, wherein the segmented source includes first segments associated with a first threshold voltage and second segments associated with a second threshold voltage different from the first threshold voltage, wherein at least one device characteristic associated with the first segments is different from the same device characteristic associated with the second segments.
    Type: Application
    Filed: December 1, 2021
    Publication date: March 17, 2022
    Inventor: Praveen Shenoy
  • Patent number: 11217666
    Abstract: A method for increasing a forward biased safe operating area of a device includes forming a gate; and forming a segmented source close to the gate, wherein the segmented source includes first segments associated with a first threshold voltage and second segments associated with a second threshold voltage different from the first threshold voltage, wherein at least one device characteristic associated with the first segments is different from the same device characteristic associated with the second segments.
    Type: Grant
    Filed: September 17, 2019
    Date of Patent: January 4, 2022
    Assignee: INFINEON TECHNOLOGIES AMERICAS CORP.
    Inventor: Praveen Shenoy
  • Publication number: 20210242321
    Abstract: A power device includes a gate, and a segmented source adjacent to the gate, wherein the segmented source includes segments having a first threshold voltage and includes segments having a second threshold voltage different from the first threshold voltage.
    Type: Application
    Filed: April 20, 2021
    Publication date: August 5, 2021
    Inventor: Praveen Shenoy
  • Patent number: 10998403
    Abstract: A power device includes a gate, and a segmented source adjacent to the gate, wherein the segmented source includes segments having a first threshold voltage and includes segments having a second threshold voltage different from the first threshold voltage.
    Type: Grant
    Filed: March 4, 2019
    Date of Patent: May 4, 2021
    Assignee: INFINEON TECHNOLOGIES AMERICAS CORP.
    Inventor: Praveen Shenoy
  • Publication number: 20210083053
    Abstract: A method for increasing a forward biased safe operating area of a device includes forming a gate; and forming a segmented source close to the gate, wherein the segmented source includes first segments associated with a first threshold voltage and second segments associated with a second threshold voltage different from the first threshold voltage, wherein at least one device characteristic associated with the first segments is different from the same device characteristic associated with the second segments.
    Type: Application
    Filed: September 17, 2019
    Publication date: March 18, 2021
    Inventor: Praveen Shenoy
  • Patent number: 10833671
    Abstract: A power device includes two gate stripes formed on an upper surface of the device, a source stripe perimeter comprising the total available shared perimeter between the two gate stripes and a corresponding source stripe, and a segmented source formed between the two gate stripes, wherein an edge length of the segmented source covers between 5% to 95% of the source stripe perimeter.
    Type: Grant
    Filed: October 23, 2018
    Date of Patent: November 10, 2020
    Assignee: INFNIEON TECHNOLOGIES AMERICAS CORP.
    Inventor: Praveen Shenoy
  • Publication number: 20200286994
    Abstract: A power device includes a gate, and a segmented source adjacent to the gate, wherein the segmented source includes segments having a first threshold voltage and includes segments having a second threshold voltage different from the first threshold voltage.
    Type: Application
    Filed: March 4, 2019
    Publication date: September 10, 2020
    Inventor: Praveen Shenoy
  • Publication number: 20200127656
    Abstract: A power device includes two gate stripes formed on an upper surface of the device, a source stripe perimeter comprising the total available shared perimeter between the two gate stripes and a corresponding source stripe, and a segmented source formed between the two gate stripes, wherein an edge length of the segmented source covers between 5% to 95% of the source stripe perimeter.
    Type: Application
    Filed: October 23, 2018
    Publication date: April 23, 2020
    Inventor: Praveen Shenoy
  • Publication number: 20080042143
    Abstract: A method and device for protecting wide bandgap devices from failing during suppression of voltage transients. An improvement in avalanche capability is achieved by placing one or more diodes, or a PNP transistor, across the blocking junction of the wide bandgap device.
    Type: Application
    Filed: July 25, 2007
    Publication date: February 21, 2008
    Inventors: Joseph Yedinak, Richard Woodin, Christopher Rexer, Praveen Shenoy, Kwanghoon Oh, Chongman Yun
  • Publication number: 20070264782
    Abstract: A trench MOS-gated transistor is formed as follows. A first region of a first conductivity type is provided. A well region of a second conductivity type is then formed in an upper portion of the first region. A trench is formed which extends through the well region and terminates within the first region. Dopants of the second conductivity type are implanted along predefined portions of the bottom of the trench to form regions along the bottom of the trench which are contiguous with the well region such that when the transistor is in an on state the deeper portion of the well region prevents a current from flowing through those channel region portions located directly above the deeper portion of the well region.
    Type: Application
    Filed: July 27, 2007
    Publication date: November 15, 2007
    Inventors: Praveen Shenoy, Christopher Kocon
  • Publication number: 20070015308
    Abstract: A SiC Schottky barrier diode (SBD) is provided having a substrate and two or more epitaxial layers, including at least a thin, lightly doped N-type top epitaxial layer, and an N-type epitaxial layer on which the topmost epitaxial layer is disposed. Multiple epitaxial layers support the blocking voltage of the diode, and each of the multiple epitaxial layers supports a substantial portion of the blocking voltage. Optimization of the thickness and dopant concentrations of at least the top two epitaxial layers results in reduced capacitance and switching losses, while keeping effects on forward voltage and on-resistance low. Alternatively, the SBD includes a continuously graded N-type doped region whose doping varies from a lighter dopant concentration at the top of the region to a heavier dopant concentration at the bottom.
    Type: Application
    Filed: July 10, 2006
    Publication date: January 18, 2007
    Inventors: Praveen Shenoy, Etan Shacham
  • Publication number: 20060076617
    Abstract: In one embodiment of the present invention, a trench MOS-gated transistor includes a first region of a first conductivity type forming a pn junction with a well region of a second conductivity type. The well region has a flat bottom portion and a portion extending deeper than the flat bottom portion. A gate trench extends into the well region. Channel regions extend in the well region along outer sidewalls of the gate trench. The gate trench has a first bottom portion which terminates within the first region, and a second bottom portion which terminates within the deeper portion of the well region such that when the transistor is in an on state the deeper portion of the well region prevents a current from flowing through those channel region portions located directly above the deeper portion of the well region.
    Type: Application
    Filed: October 8, 2004
    Publication date: April 13, 2006
    Inventors: Praveen Shenoy, Christopher Kocon
  • Publication number: 20060022292
    Abstract: A SiC Schottky barrier diode (SBD) is provided having a substrate and two or more epitaxial layers, including at least a thin, lightly doped N-type top epitaxial layer, and an N-type epitaxial layer on which the topmost epitaxial layer is disposed. Multiple epitaxial layers support the blocking voltage of the diode, and each of the multiple epitaxial layers supports a substantial portion of the blocking voltage. Optimization of the thickness and dopant concentrations of at least the top two epitaxial layers results in reduced capacitance and switching losses, while keeping effects on forward voltage and on-resistance low. Alternatively, the SBD includes a continuously graded N-type doped region whose doping varies from a lighter dopant concentration at the top of the region to a heavier dopant concentration at the bottom.
    Type: Application
    Filed: July 15, 2004
    Publication date: February 2, 2006
    Inventor: Praveen Shenoy
  • Publication number: 20030225632
    Abstract: The method and system of the present invention provides instant personalized online shopping information and assistance for fast and filtered shopping experience that enables online shoppers to confidently and conveniently shop online, knowing that they are getting the best deal for a product or service. Online shoppers may access their own personalized shopping lists or personalized shopping list of other persons. The system and method of the present invention saves shopping time for selective and busy shoppers, attracts more physical product or service retail outlets to join online shopping services, and retains the existing online product or service providers.
    Type: Application
    Filed: May 30, 2002
    Publication date: December 4, 2003
    Inventors: Vincent Tong, Kamal Acharya, Ellen F. Butler, Praveen Shenoy, Kiersten Lammerding
  • Publication number: 20010007369
    Abstract: A silicon semiconductor die comprises a heavily doped silicon substrate and an upper layer comprising doped silicon of a first conduction type disposed on the substrate. The upper layer comprises a well region of a second, opposite conduction type adjacent an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon. Both the well region and adjacent edge termination zone are disposed at an upper surface of the upper layer, and an oxide layer overlies the upper layer and the edge termination zone. A process for forming a silicon die having improved edge termination. The process comprises forming an upper layer comprising doped silicon of a first conduction type on a heavily doped silicon substrate, and forming an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon at an upper surface of the upper layer.
    Type: Application
    Filed: February 23, 2001
    Publication date: July 12, 2001
    Inventors: Jun Zeng, Gary Mark Dolry, Praveen Shenoy MurAleedharan