Patents by Inventor Pravin Kumar Venkatesan

Pravin Kumar Venkatesan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10089256
    Abstract: A transmitter is coupled to a command and address (CA) bus. The transmitter is configurable with dual-mode support to send commands over the CA bus in a first swing mode and a second swing mode. The transmitter is configurable to send a first command over the CA bus via the pins while in the first swing mode, initiate calibration of the master device to send commands over the CA bus in the second swing mode, and to send a second command over the CA bus via the pins while in the second swing mode.
    Type: Grant
    Filed: June 7, 2017
    Date of Patent: October 2, 2018
    Assignee: Rambus Inc.
    Inventors: Pravin Kumar Venkatesan, Liji Gopalakrishnan, Kashinath Prabhu, Makarand Shirasgaonkar
  • Patent number: 9836428
    Abstract: A memory controller and/or memory device control termination of a communication link in order to achieve power savings while reducing or eliminating unwanted reflections in the channel. Following transmission of data over the communication channel, termination is left enabled for a programmable time period beginning immediately following completion of the transmission. The time period is sufficiently long to allow the unwanted reflections to be absorbed by the termination. Following the time period, the termination is disabled for power savings.
    Type: Grant
    Filed: July 17, 2013
    Date of Patent: December 5, 2017
    Assignee: Rambus Inc.
    Inventors: Kyung Suk Oh, Pravin Kumar Venkatesan, Yohan Usthavia Frans
  • Publication number: 20170337143
    Abstract: A transmitter is coupled to a command and address (CA) bus. The transmitter is configurable with dual-mode support to send commands over the CA bus in a first swing mode and a second swing mode. The transmitter is configurable to send a first command over the CA bus via the pins while in the first swing mode, initiate calibration of the master device to send commands over the CA bus in the second swing mode, and to send a second command over the CA bus via the pins while in the second swing mode.
    Type: Application
    Filed: June 7, 2017
    Publication date: November 23, 2017
    Inventors: Pravin Kumar Venkatesan, Liji Gopalakrishnan, Kashinath Prabhu, Makarand Shirasgaonkar
  • Publication number: 20170250840
    Abstract: A receiver includes a decision circuit, a circuit to adjust an input signal of the decision circuit, a correction circuit and a control circuit. The decision circuit makes a data decision based on an input signal of the decision circuit. The circuit to adjust the input signal of the decision circuit adjusts the input signal of the decision circuit based on an input correction signal. The correction circuit combines a plurality of signals corresponding to different input correction parameters into a preliminary input correction signal. An input of the correction circuit is coupled to an output of the decision circuit. The control circuit maps the preliminary input correction signal into the input correction signal using a nonlinear code mapping.
    Type: Application
    Filed: February 21, 2017
    Publication date: August 31, 2017
    Inventors: Marko Aleksic, Pravin Kumar Venkatesan, Simon Li, Nikhil Vaidya
  • Patent number: 9715467
    Abstract: A single-ended receiver is coupled to an input-output (I/O) pin of a command and address (CA) bus. The receiver is configurable with dual-mode I/O support to operate the CA bus in a low-swing mode and a high-swing mode. The receiver is configurable to receive a first command on the I/O pin while in the high-swing mode, initiate calibration of the slave device to operate in the low-swing mode in response to the first command, switch the slave device to operate in the low-swing mode while the CA bus remains active, and to receive a second command on the I/O pin while in the low-swing mode.
    Type: Grant
    Filed: November 14, 2013
    Date of Patent: July 25, 2017
    Assignee: Rambus Inc.
    Inventors: Pravin Kumar Venkatesan, Liji Gopalakrishnan, Kashinath Prabhu, Makarand Shirasgaonkar
  • Patent number: 9711239
    Abstract: A single-ended receiver includes an internal voltage generation circuit to set a first internal reference voltage (Vref). A model voltage generation circuit is configurable to receive an external reference voltage to be calibrated during an initial calibration. The model voltage generation circuit is configurable to track an offset value for voltage-temperature (VT) drift and the offset value is applied to the internal voltage generation circuit to calibrate the internal Vref during a periodic calibration of the single-ended receiver.
    Type: Grant
    Filed: May 31, 2016
    Date of Patent: July 18, 2017
    Assignee: Rambus Inc.
    Inventors: Pravin Kumar Venkatesan, Kashinath Prabhu, Makarand Shirasgaonkar, Wayne Dettloff
  • Publication number: 20160372210
    Abstract: A single-ended receiver includes an internal voltage generation circuit to set a first internal reference voltage (Vref). A model voltage generation circuit is configurable to receive an external reference voltage to be calibrated during an initial calibration. The model voltage generation circuit is configurable to track an offset value for voltage-temperature (VT) drift and the offset value is applied to the internal voltage generation circuit to calibrate the internal Vref during a periodic calibration of the single-ended receiver.
    Type: Application
    Filed: May 31, 2016
    Publication date: December 22, 2016
    Inventors: Pravin Kumar Venkatesan, Kashinath Prabhu, Makarand Shirasgaonkar, Wayne Dettloff
  • Patent number: 9368164
    Abstract: A single-ended receiver includes an internal voltage generation circuit to set a first internal reference voltage (Vref). A model voltage generation circuit is configurable to receive an external reference voltage to be calibrated during an initial calibration. The model voltage generation circuit is configurable to track an offset value for voltage-temperature (VT) drift and the offset value is applied to the internal voltage generation circuit to calibrate the internal Vref during a periodic calibration of the single-ended receiver.
    Type: Grant
    Filed: November 21, 2013
    Date of Patent: June 14, 2016
    Assignee: Rambus Inc.
    Inventors: Pravin Kumar Venkatesan, Kashinath Prabhu, Makarand Shirasgaonkar, Wayne Dettloff
  • Publication number: 20150205751
    Abstract: A memory controller and/or memory device control termination of a communication link in order to achieve power savings while reducing or eliminating unwanted reflections in the channel. Following transmission of data over the communication channel, termination is left enabled for a programmable time period beginning immediately following completion of the transmission. The time period is sufficiently long to allow the unwanted reflections to be absorbed by the termination. Following the time period, the termination is disabled for power savings.
    Type: Application
    Filed: July 17, 2013
    Publication date: July 23, 2015
    Inventors: Kyung Suk Oh, Pravin Kumar Venkatesan, Yohan Usthavia Frans
  • Publication number: 20140149618
    Abstract: A single-ended receiver is coupled to an input-output (I/O) pin of a command and address (CA) bus. The receiver is configurable with dual-mode I/O support to operate the CA bus in a low-swing mode and a high-swing mode. The receiver is configurable to receive a first command on the I/O pin while in the high-swing mode, initiate calibration of the slave device to operate in the low-swing mode in response to the first command, switch the slave device to operate in the low-swing mode while the CA bus remains active, and to receive a second command on the I/O pin while in the low-swing mode.
    Type: Application
    Filed: November 14, 2013
    Publication date: May 29, 2014
    Applicant: Rambus Inc.
    Inventors: Pravin Kumar Venkatesan, Liji Gopalakrishnan, Kashinath Prabhu, Makarand Shirasgaonkar
  • Publication number: 20140149654
    Abstract: A single-ended receiver includes an internal voltage generation circuit to set a first internal reference voltage (Vref). A model voltage generation circuit is configurable to receive an external reference voltage to be calibrated during an initial calibration. The model voltage generation circuit is configurable to track an offset value for voltage-temperature (VT) drift and the offset value is applied to the internal voltage generation circuit to calibrate the internal Vref during a periodic calibration of the single-ended receiver.
    Type: Application
    Filed: November 21, 2013
    Publication date: May 29, 2014
    Applicant: Rambus Inc.
    Inventors: Pravin Kumar Venkatesan, Kashinath Prabhu, Makarand Shirasgaonkar, Wayne Dettloff
  • Patent number: 8618869
    Abstract: Conventional bias circuits exhibit a number of limitations, including the time required to power-up a bias circuit following a low-power state. Large current surges in the supply network induce ringing, further complicating a power-up process. Example embodiments reduce power-up time and minimize current surges in the supply by selectively charging and discharging capacitance to the circuit during power-up and power-down of the bias circuit.
    Type: Grant
    Filed: December 30, 2011
    Date of Patent: December 31, 2013
    Assignee: Rambus Inc.
    Inventors: Wayne Dettloff, John Wilson, Lei Luo, Brian Leibowitz, Jared Zerbe, Pravin Kumar Venkatesan
  • Publication number: 20120169412
    Abstract: Conventional bias circuits exhibit a number of limitations, including the time required to power-up a bias circuit following a low-power state. Large current surges in the supply network induce ringing, further complicating a power-up process. Example embodiments reduce power-up time and minimize current surges in the supply by selectively charging and discharging capacitance to the circuit during power-up and power-down of the bias circuit.
    Type: Application
    Filed: December 30, 2011
    Publication date: July 5, 2012
    Applicant: Rambus Inc.
    Inventors: Wayne Dettloff, John Wilson, Lei Luo, Brian Leibowitz, Jared Zerbe, Pravin Kumar Venkatesan