Patents by Inventor Priyanka Chiney

Priyanka Chiney has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100010798
    Abstract: The present method is a method of modeling Drain-Induced Barrier Lowering (DIBL) in a transistor model, the transistor model being based on a MOSFET transistor. The transistor model includes a base, a source, a drain, a gate, and a gate terminal. In the present method, a voltage is applied to the gate terminal, a voltage is applied to the drain, and an electrical potential is applied between the gate terminal and gate. The magnitude of electrical potential applied between the gate terminal and gate is varied in proportion to the magnitude of voltage applied to the drain.
    Type: Application
    Filed: July 9, 2008
    Publication date: January 14, 2010
    Inventors: Vineet Wason, Sushant Suryagandh, Zhi-Yuan Wu, Priyanka Chiney, Niraj Subba
  • Publication number: 20090259453
    Abstract: A method of modeling an SRAM cell is provided. Initially, transistor models are provided based on transistor devices, and an SRAM cell model is provided including the transistor models. The present methodology streamlines the modeling process by modeling in order the pull up, pass gate and pull down transistors so as to minimize the number of transistor modeling iterations needed, and by focusing on the specific areas of transistor operation to achieve the desired level of operational accuracy. Variations to the model are provided, mimicking variations in data from actual devices, and yield based on failure estimation is measured using the model and its variations.
    Type: Application
    Filed: April 11, 2008
    Publication date: October 15, 2009
    Inventors: Vineet Wason, Ciby Thuruthiyil, Priyanka Chiney, Qiang Chen, Sriram Balasubramanian