Patents by Inventor Priyanka DE SOUZA

Priyanka DE SOUZA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9502501
    Abstract: A lateral field effect transistor device has a plurality of source and drain cells. Each source cell has a central semiconductor source region, and each drain cell has a central semiconductor drain region. The device has a first metallic conductive path which extends from a source electrode to join the source regions, thereby connecting the source cells in series to the source electrode. The device has a second metallic conductive path which extends from a drain electrode to join the drain regions, thereby connecting the drain cells in series to the drain electrode. The device has a gate path which extends from a gate electrode around the edges of the cells to form boundaries between neighboring source and drain cells, thereby forming respective field effect transistors between the source and drain regions of neighboring cells. The source cells and drain cells tessellate to cover an area of the device.
    Type: Grant
    Filed: October 15, 2015
    Date of Patent: November 22, 2016
    Assignee: ROLLS-ROYCE PLC
    Inventor: Priyanka De Souza
  • Publication number: 20160118461
    Abstract: A lateral field effect transistor device has a plurality of source and drain cells. Each source cell has a central semiconductor source region, and each drain cell has a central semiconductor drain region. The device has a first metallic conductive path which extends from a source electrode to join the source regions, thereby connecting the source cells in series to the source electrode. The device has a second metallic conductive path which extends from a drain electrode to join the drain regions, thereby connecting the drain cells in series to the drain electrode. The device has a gate path which extends from a gate electrode around the edges of the cells to form boundaries between neighbouring source and drain cells, thereby forming respective field effect transistors between the source and drain regions of neighbouring cells. The source cells and drain cells tessellate to cover an area of the device.
    Type: Application
    Filed: October 15, 2015
    Publication date: April 28, 2016
    Inventor: Priyanka DE SOUZA