Patents by Inventor Puneesh Puri

Puneesh Puri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9748180
    Abstract: Techniques are disclosed for through-body via liner structures and processes of forming such liner structures in an integrated circuit. In an embodiment, an integrated circuit includes a silicon semiconductor substrate having one or more through-silicon vias (TSVs), although other through-body vias can be used as will be appreciated in light of this disclosure. Each TSV extends through at least a portion of the substrate, for example, from one side (e.g., top) of the substrate to the opposite side of the substrate (e.g., bottom), or from one internal layer of the substrate to another internal layer. A liner is disposed between the substrate and each TSV. The liner is formed of multiple alternating layers of dissimilar insulation films (e.g., tensile films and compressive films) sandwiched together.
    Type: Grant
    Filed: July 8, 2014
    Date of Patent: August 29, 2017
    Assignee: INTEL CORPORATION
    Inventors: Puneesh Puri, Jiho Kang, James Y. Jeong
  • Patent number: 9716066
    Abstract: A 3D interconnect structure and method of manufacture are described in which metal redistribution layers (RDLs) are integrated with through-silicon vias (TSVs) and using a “plate through resist” type process flow. A silicon nitride or silicon carbide passivation layer may be provided between the thinned device wafer back side and the RDLs to provide a hermetic barrier and polish stop layer during the process flow.
    Type: Grant
    Filed: June 29, 2013
    Date of Patent: July 25, 2017
    Assignee: Intel Corporation
    Inventors: Kevin J. Lee, James Y. Jeong, Hsiao-Kang Chang, John Muirhead, Adwait Telang, Puneesh Puri, Jiho Kang, Nitin M. Patel
  • Publication number: 20170018509
    Abstract: Techniques are disclosed for through-body via liner structures and processes of forming such liner structures in an integrated circuit. In an embodiment, an integrated circuit includes a silicon semiconductor substrate having one or more through-silicon vias (TSVs), although other through-body vias can be used as will be appreciated in light of this disclosure. Each TSV extends through at least a portion of the substrate, for example, from one side (e.g., top) of the substrate to the opposite side of the substrate (e.g., bottom), or from one internal layer of the substrate to another internal layer. A liner is disposed between the substrate and each TSV. The liner is formed of multiple alternating layers of dissimilar insulation films (e.g., tensile films and compressive films) sandwiched together.
    Type: Application
    Filed: July 8, 2014
    Publication date: January 19, 2017
    Applicant: INTEL CORPORATION
    Inventors: PUNEESH PURI, JIHO KANG, JAMES Y. JEONG
  • Publication number: 20160049371
    Abstract: A 3D interconnect structure and method of manufacture are described in which metal redistribution layers (RDLs) are integrated with through-silicon vias (TSVs) and using a “plate through resist” type process flow. A silicon nitride or silicon carbide passivation layer may be provided between the thinned device wafer back side and the RDLs to provide a hermetic barrier and polish stop layer during the process flow.
    Type: Application
    Filed: June 29, 2013
    Publication date: February 18, 2016
    Inventors: Kevin J. Lee, James Y. Jeong, Hsiao-Kang Chang, John Muirhead, Adwait Telang, Puneesh Puri, Jiho Kang, Nitin M. Patel