Patents by Inventor Qianyu Yu

Qianyu Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7847591
    Abstract: The present invention provides a low jitter CMOS to CML converter, including: a differential circuit including differential pair transistors, a pair of loads and a biased transistor, each differential transistor of the differential pair transistors having an input terminal, an output terminal and a connection terminal. With the current compensation device, an additional current path may be provided for the current of the biased transistor which is used as a constant current source when the differential transistors are turned off, so that the peak tail current in the biased transistor current may be eliminated. Thus, the problem caused by the tail current that the common mode output voltages of the converter is unstable and has a high jitter may be solved.
    Type: Grant
    Filed: February 23, 2009
    Date of Patent: December 7, 2010
    Assignee: Semiconductor Manufacturing (Shanghai) Corporation
    Inventors: Qianyu Yu, Josh Chiachi Yang, Hao Liu
  • Patent number: 7821429
    Abstract: A parallel to serial conversion circuit includes a plurality of switching units and a voltage output unit providing an operating voltage for the switching units. Each of the plurality of switching units is operable to receive a first clock signal and a second clock signal which have the same frequency, a phase shift exists between the first clock signal and the second clock signal for each of the switching units, and a phase difference exists between the first clock signals received by adjacent two switching units of the plurality of switching units. The plurality of switching units receive data bits of parallel data in sequence according to the phase difference, particularly, each of the plurality of switching units receives one data bit within a time window corresponding to the phase shift. In comparison with the prior art, the inventive solution implement the parallel to serial conversion using a single system clock frequency, so that the complexity and power consumption of the system is reduced.
    Type: Grant
    Filed: April 24, 2009
    Date of Patent: October 26, 2010
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Qianyu Yu, Josh Chiachi Yang, Zhibing Deng
  • Publication number: 20100123609
    Abstract: A parallel to serial conversion circuit includes a plurality of switching units and a voltage output unit providing an operating voltage for the switching units. Each of the plurality of switching units is operable to receive a first clock signal and a second clock signal which have the same frequency, a phase shift exists between the first clock signal and the second clock signal for each of the switching units, and a phase difference exists between the first clock signals received by adjacent two switching units of the plurality of switching units. The plurality of switching units receive data bits of parallel data in sequence according to the phase difference, particularly, each of the plurality of switching units receives one data bit within a time window corresponding to the phase shift. In comparison with the prior art, the inventive solution implement the parallel to serial conversion using a single system clock frequency, so that the complexity and power consumption of the system is reduced.
    Type: Application
    Filed: April 24, 2009
    Publication date: May 20, 2010
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Qianyu Yu, Josh Chiachi Yang, Zhibing Deng
  • Publication number: 20090212823
    Abstract: The present invention provides a low jitter CMOS to CML converter, including: a differential circuit including differential pair transistors, a pair of loads and a biased transistor, each differential transistor of the differential pair transistors having an input terminal, an output terminal and a connection terminal. With the current compensation device, an additional current path may be provided for the current of the biased transistor which is used as a constant current source when the differential transistors are turned off, so that the peak tail current in the biased transistor current may be eliminated. Thus, the problem caused by the tail current that the common mode output voltages of the converter is unstable and has a high jitter may be solved.
    Type: Application
    Filed: February 23, 2009
    Publication date: August 27, 2009
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Qianyu Yu, Josh Chiachi Yang, Hao Liu