Patents by Inventor Qinfu ZHANG

Qinfu ZHANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11374010
    Abstract: A memory device and a method of fabricating the memory device are disclosed, in which a plurality of contacts are formed on a substrate, and voids are formed in the contacts. The contacts are electrically isolated from one another by cutouts directly connecting with the voids. Insulating layers at least fill the cutouts. Since the cutouts are connected with the voids and the insulating layers fill at least the cutouts, the voids can be kept at least partially void. Thus, they can reduce parasitic capacitance between the contacts, prevent the degradation of data retention properties of the memory device, and overcome the problem of malfunctioning. Additionally, the need to avoid the formation of voids in the contacts by imposing strict requirements on the process for forming the contacts can be dispensed with, thus widening the process window for the formation of the contacts.
    Type: Grant
    Filed: July 29, 2020
    Date of Patent: June 28, 2022
    Assignee: Fujian Jinhua Integrated Circuit Co., Ltd.
    Inventors: Yu-Cheng Tung, Qinfu Zhang
  • Publication number: 20220037327
    Abstract: A memory device and a method of fabricating the memory device are disclosed, in which a plurality of contacts are formed on a substrate, and voids are formed in the contacts. The contacts are electrically isolated from one another by cutouts directly connecting with the voids. Insulating layers at least fill the cutouts. Since the cutouts are connected with the voids and the insulating layers fill at least the cutouts, the voids can be kept at least partially void. Thus, they can reduce parasitic capacitance between the contacts, prevent the degradation of data retention properties of the memory device, and overcome the problem of malfunctioning. Additionally, the need to avoid the formation of voids in the contacts by imposing strict requirements on the process for forming the contacts can be dispensed with, thus widening the process window for the formation of the contacts.
    Type: Application
    Filed: July 29, 2020
    Publication date: February 3, 2022
    Inventors: Yu-Cheng TUNG, Qinfu ZHANG
  • Publication number: 20220028867
    Abstract: A transistor, a memory and a method of forming the same are disclosed. The transistor includes a gate dielectric layer (200) having an upper portion (200b) and a lower portion (200a). The upper portion (200b) is multi-layer structure having an increased thickness without changing a thickness of the lower portion (200a). In this way, gate-induced drain current leakage of the transistor can be mitigated at uncompromised performance thereof. Additionally, the upper portion (200b) designed as multi-layer structure having an increased thickness can facilitate flexible adjustment in parameters of the upper portion (200b). The memory device includes dielectric material layers (DL), which are formed in respective word line trenches and each have an upper portion and a lower portion. In addition, in both trench isolation structures (STI) and active areas (AA), the upper portion of the dielectric material layers (DL) has a thickness greater than a thickness of the lower portion.
    Type: Application
    Filed: March 17, 2020
    Publication date: January 27, 2022
    Inventors: Chung-Yen CHOU, Chih-Yuan CHEN, Qinfu ZHANG, Chao-Wei LIN, Chia-Yi CHU, Jen-Chieh CHENG, Jen-Kuo WU, Huixian LAI