Patents by Inventor Quanxin Yun

Quanxin Yun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230092634
    Abstract: An integrated circuit for controlling a sensor chip capable of sensing various materials includes a plurality of amplifier clusters, a plurality of analog multiplexers, and at least one analog-to-digital converter coupled the analog multiplexers and configured to generate digital code values representative of electrical signals. Each of the amplifier clusters include four amplifiers, each amplifier has a first input coupled to a sensor of the sensor chip, and a second input coupled to a programmable voltage reference. Each one of the analog multiplexers is coupled to one of the amplifier clusters and configured to selectively pass through an electrical signal to the at least one analog-to-digital converter.
    Type: Application
    Filed: April 27, 2021
    Publication date: March 23, 2023
    Inventors: Shifeng Li, Hemanth Kanekal, Yuning Zhang, Quanxin Yun
  • Publication number: 20180180567
    Abstract: Provided is a microwell electrode, comprising one or more first electrodes (301); one or more second electrodes (303) each arranged opposite to one first electrode (301), wherein a channel (601) is provided between each first electrode and the second electrode opposite thereto, and the channel (601) has at least one end in communication with a chamber; and one or more guiding electrodes (501) located in the chamber (401). The microwell electrode electrode can sensitively detect a signal and improve the read length of a sequencer greatly. The invention further relates to a method for manufacturing the micro-porous electrode, a microwell electrode array, a sensor chip, a sequencing system, and a method for analysis of a chemical substance and a nucleic acid molecule based on the microwell electrode.
    Type: Application
    Filed: June 23, 2016
    Publication date: June 28, 2018
    Inventors: Handong LI, Jianxun LIN, Quanxin YUN, Shaohua XIANG, Radoje DRMANAC, Snezana DRMANAC, Yongwei ZHANG
  • Patent number: 9484208
    Abstract: The present invention discloses a preparation method of a germanium-based Schottky junction, comprising, cleaning a surface of N-type germanium-based substrate, then depositing a layer of CeO2 on the surface, and further depositing a layer of metal. The stability Ce—O—Ge bonds can be formed at the interface after rare earth oxides CeO2 are in contact with the germanium substrate, and this is beneficial to reduce the interface state density, improve the quality of the interface, and reduce the MIGS and suppress Fermi-level pinning. Meanwhile, the tunneling resistance introduced by CeO2 between the metal and the germanium substrate is smaller relative to the case of Si3N4, Al2O3, Ge3N4 or the like. In view of the excellent surface characteristics and small conduction band offset relative to the germanium substrate, interposing of the CeO2 dielectric layer is applicable to the preparation the germanium-based Schottky junction having a low resistivity.
    Type: Grant
    Filed: September 30, 2013
    Date of Patent: November 1, 2016
    Assignee: Peking University
    Inventors: Ru Huang, Meng Lin, Zhiqiang Li, Xia An, Ming Li, Quanxin Yun, Min Li, Pengqiang Liu, Xing Zhang
  • Publication number: 20160133475
    Abstract: The present invention discloses a preparation method of a germanium-based Schottky junction, comprising, cleaning a surface of N-type germanium-based substrate, then depositing a layer of CeO2 on the surface, and further depositing a layer of metal. The stability Ce—O—Ge bonds can be formed at the interface after rare earth oxides CeO2 are in contact with the germanium substrate, and this is beneficial to reduce the interface state density, improve the quality of the interface, and reduce the MIGS and suppress Fermi-level pinning. Meanwhile, the tunneling resistance introduced by CeO2 between the metal and the germanium substrate is smaller relative to the case of Si3N4, Al2O3, Ge3N4 or the like. In view of the excellent surface characteristics and small conduction band offset relative to the germanium substrate, interposing of the CeO2 dielectric layer is applicable to the preparation the germanium-based Schottky junction having a low resistivity.
    Type: Application
    Filed: September 30, 2013
    Publication date: May 12, 2016
    Inventors: Ru Huang, Meng Lin, Zhiqiang Li, Xia An, Ming Li, Quanxin Yun, Min Li, Pengqiang Liu, Xing Zhang
  • Patent number: 9312126
    Abstract: The present invention discloses a method for processing a gate dielectric layer deposited on a germanium-based or Group III-V compound-based substrate, belonging to a semiconductor device field. The method comprises the steps of depositing a high-K gate dielectric layer on the germanium-based or Group III-V compound-based substrate, and then performing a plasma process to the high-K gate dielectric layer by using fluorine plasma, wherein during the plasma process, a guiding electric field is applied so that fluorine ions, when being accelerated to a surface of the gate dielectric layer, has an energy of 5-50 eV and the fluorine plasma drifts into the high-K gate dielectric layer, a ratio of a density of the fluorine ions in the high-K gate dielectric layer and a density of oxygen atoms in the high-K gate dielectric layer being 0.01-0.15:1.
    Type: Grant
    Filed: January 8, 2014
    Date of Patent: April 12, 2016
    Assignee: Peking University
    Inventors: Ru Huang, Meng Lin, Xia An, Ming Li, Quanxin Yun, Zhiqiang Li, Min Li, Pengqiang Liu, Xing Zhang
  • Publication number: 20150179439
    Abstract: The present invention discloses a method for processing a gate dielectric layer deposited on a germanium-based or Group III-V compound-based substrate, belonging to a semiconductor device field. The method comprises the steps of depositing a high-K gate dielectric layer on the germanium-based or Group III-V compound-based substrate, and then performing a plasma process to the high-K gate dielectric layer by using fluorine plasma, wherein during the plasma process, a guiding electric field is applied so that fluorine ions, when being accelerated to a surface of the gate dielectric layer, has an energy of 5-50 eV and the fluorine plasma drifts into the high-K gate dielectric layer, a ratio of a density of the fluorine ions in the high-K gate dielectric layer and a density of oxygen atoms in the high-K gate dielectric layer being 0.01-0.15:1.
    Type: Application
    Filed: January 8, 2014
    Publication date: June 25, 2015
    Inventors: Ru Huang, Meng Lin, Xia An, Ming Li, Quanxin Yun, Zhiqiang Li, Min Li, Pengqiang Liu, Xing Zhang
  • Patent number: 8673722
    Abstract: The present invention discloses a strained channel field effect transistor and a method for fabricating the same. The field effect transistor comprises a substrate, a source/drain, a gate dielectric layer, and a gate, characterized in that, an “L” shaped composite isolation layer, which envelops a part of a side face of the source/drain adjacent to a channel and the bottom of the source/drain, is arranged between the source/drain and the substrate; the composite isolation layer is divided into two layers, that is, an “L” shaped insulation thin layer contacting directly with the substrate and an “L” shaped high stress layer contacting directly with the source and the drain. The field effect transistor of such a structure improves the mobility of charge carriers by introducing stress into the channel by means of the high stress layer, while fundamentally improving the device structure of the field effect transistor and improving the short channel effect suppressing ability of the device.
    Type: Grant
    Filed: March 23, 2011
    Date of Patent: March 18, 2014
    Assignee: Peking University
    Inventors: Ru Huang, Quanxin Yun, Xia An, Yujie Al, Xing Zhang
  • Patent number: 8541847
    Abstract: The present invention provides a semiconductor device and a method for fabricating the same, wherein the method comprises: providing a germanium-based semiconductor substrate having a plurality of active regions and device isolation regions between the plurality of the active regions, wherein a gate dielectric layer and a gate over the gate dielectric layer are provided on the active regions, and the active regions include source and drain extension regions and deep source and drain regions; performing a first ion implantation process with respect to the source and drain extension regions, wherein the ions implanted in the first ion implantation process include silicon or carbon; performing a second ion implantation process with respect to the source and drain extension regions; performing a third ion implantation process with respect to the deep source and drain regions; performing an annealing process with respect to the germanium-based semiconductor substrate which has been subjected to the third ion impla
    Type: Grant
    Filed: September 25, 2010
    Date of Patent: September 24, 2013
    Assignee: Peking University
    Inventors: Xia An, Yue Guo, Quanxin Yun, Ru Huang, Xing Zhang
  • Patent number: 8450155
    Abstract: The present invention relates to CMOS ultra large scale integrated circuits, and provides a method for introducing channel stress and a field effect transistor fabricated by the same. According to the present invention, a strained dielectric layer is interposed between source/drain regions and a substrate of a field effect transistor, and a strain is induced in a channel by the strained dielectric layer which directly contacts the substrate, so as to improve a carrier mobility of the channel and a performance of the device. The specific effects of the invention include: a tensile strain may be induced in the channel by using the strained dielectric layer having a tensile strain in order to increase an electron mobility of the channel; a compressive strain may be induced in the channel by using the strained dielectric layer having a compressive strain in order to increase a hole mobility of the channel.
    Type: Grant
    Filed: April 1, 2011
    Date of Patent: May 28, 2013
    Assignee: Peking University
    Inventors: Ru Huang, Quanxin Yun, Xia An, Xing Zhang
  • Publication number: 20130043515
    Abstract: The present invention discloses a strained channel field effect transistor and a method for fabricating the same. The field effect transistor comprises a substrate, a source/drain, a gate dielectric layer, and a gate, characterized in that, an “L” shaped composite isolation layer, which envelops a part of a side face of the source/drain adjacent to a channel and the bottom of the source/drain, is arranged between the source/drain and the substrate; the composite isolation layer is divided into two layers, that is, an “L” shaped insulation thin layer contacting directly with the substrate and an “L” shaped high stress layer contacting directly with the source and the drain. The field effect transistor of such a structure improves the mobility of charge carriers by introducing stress into the channel by means of the high stress layer, while fundamentally improving the device structure of the field effect transistor and improving the short channel effect suppressing ability of the device.
    Type: Application
    Filed: March 23, 2011
    Publication date: February 21, 2013
    Inventors: Ru Huang, Quanxin Yun, Xia An, Yujie Ai, Xing Zhang
  • Publication number: 20120289004
    Abstract: The present invention discloses a fabrication method of a Ge-based N-type Schottky field effect transistor and relates to a filed of ultra-large-scaled integrated circuit fabrication process. The present invention forms a thin high K dielectric layer between a substrate and a metal source/drain. The thin layer on one hand may block the electron wave function of metal from inducing an MIGS interface state in the semiconductor forbidden band, on the other hand may passivate the dangling bonds at the interface of Ge. Meanwhile, since the insulating dielectric layer has a very thin thickness, and electrons can substantially pass freely, the parasitic resistances of the source and the drain are not significantly increased. The method can weaken the Fermi level pinning effect, cause the Fermi energy level close to the position of the conduction band of Ge and lower the electron barrier, thereby increasing the current switching ratio of the Ge-based Schottky transistor and improve the performance of the NMOS device.
    Type: Application
    Filed: October 14, 2011
    Publication date: November 15, 2012
    Applicant: PEKING UNIVERSITY
    Inventors: Ru Huang, Zhiqiang Li, Yue Guo, Xia An, Quanxin Yun, Yinglong Huang, Xing Zhang
  • Patent number: 8288238
    Abstract: The present invention discloses a method for self-alignedly fabricating tunneling field-effect transistor (TFET) based on planar process, thereby lowering requirements on a photolithography process for fabricating the planar TFET. In the method, the source region and the drain region of the TFET are not directly defined by photolithography; rather, they are defined by another dielectric film which locates over an active region and on both sides of the gate and which is different from the dielectric film that defines the channel region. The influence due to the alignment deviation among three times of photolithography process for defining the channel region, the source and the drain regions may be eliminated by selectively removing the dielectric film over the source and drain regions by wet etching.
    Type: Grant
    Filed: September 25, 2010
    Date of Patent: October 16, 2012
    Assignee: Peking University
    Inventors: Ru Huang, Yujie Ai, Zhihua Hao, Chunhui Fan, Shuangshuang Pu, Runsheng Wang, Quanxin Yun
  • Publication number: 20120187495
    Abstract: The present invention provides a semiconductor device and a method for fabricating the same, wherein the method comprises: providing a germanium-based semiconductor substrate having a plurality of active regions and device isolation regions between the plurality of the active regions, wherein a gate dielectric layer and a gate over the gate dielectric layer are provided on the active regions, and the active regions include source and drain extension regions and deep source and drain regions; performing a first ion implantation process with respect to the source and drain extension regions, wherein the ions implanted in the first ion implantation process include silicon or carbon; performing a second ion implantation process with respect to the source and drain extension regions; performing a third ion implantation process with respect to the deep source and drain regions; performing an annealing process with respect to the germanium-based semiconductor substrate which has been subjected to the third ion impla
    Type: Application
    Filed: September 25, 2010
    Publication date: July 26, 2012
    Inventors: Xia An, Yue Guo, Quanxin Yun, Ru Huang, Xing Zhang
  • Publication number: 20120115297
    Abstract: The present invention discloses a method for self-alignedly fabricating tunneling field-effect transistor (TFET) based on planar process, thereby lowering requirements on a photolithography process for fabricating the planar TFET. In the method, the source region and the drain region of the TFET are not directly defined by photolithography; rather, they are defined by another dielectric film which locates over an active region and on both sides of the gate and which is different from the dielectric film that defines the channel region. The influence due to the alignment deviation among three times of photolithography process for defining the channel region, the source and the drain regions may be eliminated by selectively removing the dielectric film over the source and drain regions by wet etching.
    Type: Application
    Filed: September 25, 2010
    Publication date: May 10, 2012
    Applicant: PEKING UNIVERSITY
    Inventors: Ru Huang, Yujie Ai, Zhihua Hao, Chunhui Fan, Shuangshuang Pu, Runsheng Wang, Quanxin Yun
  • Publication number: 20120032239
    Abstract: The present invention relates to CMOS ultra large scale integrated circuits, and provides a method for introducing channel stress and a field effect transistor fabricated by the same. According to the present invention, a strained dielectric layer is interposed between source/drain regions and a substrate of a field effect transistor, and a strain is induced in a channel by the strained dielectric layer which directly contacts the substrate, so as to improve a carrier mobility of the channel and a performance of the device. The specific effects of the invention include: a tensile strain may be induced in the channel by using the strained dielectric layer having a tensile strain in order to increase an electron mobility of the channel; a compressive strain may be induced in the channel by using the strained dielectric layer having a compressive strain in order to increase a hole mobility of the channel.
    Type: Application
    Filed: April 1, 2011
    Publication date: February 9, 2012
    Inventors: Ru Huang, Quanxin Yun, Xia An, Xing Zhang