Patents by Inventor Qun Ying Lin

Qun Ying Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9034720
    Abstract: A method and a device are provided for diffracting incident light from a lithographic scanner in an IC process flow. Embodiments include forming a diffraction grating in a first layer on a semiconductor substrate; and forming a plurality of lithographic alignment marks in a second layer, overlying the first layer, wherein the diffraction grating has a width and a length greater than or equal to a width and length, respectively, of the plurality of lithographic alignment marks.
    Type: Grant
    Filed: August 17, 2012
    Date of Patent: May 19, 2015
    Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Hui Liu, Wen Zhan Zhou, Zheng Zou, Qun Ying Lin, Alex Kai Hung See
  • Publication number: 20140170539
    Abstract: A method for forming an integrated circuit (IC) is presented. The method includes providing a wafer having a substrate prepared with a photoresist layer. The photoresist layer is processed by passing a radiation from an exposure source of a lithography tool through a mask having a pattern. The process parameters of the lithography tool are determined by performing a pattern matching process. The photoresist layer is developed to transfer the pattern on the mask to the photoresist layer.
    Type: Application
    Filed: December 19, 2012
    Publication date: June 19, 2014
    Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Wenzhan ZHOU, Qun Ying LIN
  • Patent number: 8741511
    Abstract: A method for forming an integrated circuit (IC) is presented. The method includes providing a wafer having a substrate prepared with a photoresist layer. The photoresist layer is processed by passing a radiation from an exposure source of a lithography tool through a mask having a pattern. The process parameters of the lithography tool are determined by performing a pattern matching process. The photoresist layer is developed to transfer the pattern on the mask to the photoresist layer.
    Type: Grant
    Filed: December 19, 2012
    Date of Patent: June 3, 2014
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Wenzhan Zhou, Qun Ying Lin
  • Publication number: 20140050439
    Abstract: A method and a device are provided for diffracting incident light from a lithographic scanner in an IC process flow. Embodiments include forming a diffraction grating in a first layer on a semiconductor substrate; and forming a plurality of lithographic alignment marks in a second layer, overlying the first layer, wherein the diffraction grating has a width and a length greater than or equal to a width and length, respectively, of the plurality of lithographic alignment marks.
    Type: Application
    Filed: August 17, 2012
    Publication date: February 20, 2014
    Applicant: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Hui LIU, Wen Zhan Zhou, Zheng Zou, Qun Ying Lin, Alex Kai Hung See
  • Publication number: 20140019927
    Abstract: Embodiments relate to a method for manufacturing and processing semiconductor devices or integrated circuits (IC) and in particular to the generation of measurement recipes in the manufacturing of the semiconductor devices or ICs. The method comprises defining a sampling plan, mapping target locations of a device contained in the sampling plan to an article/a wafer having a plurality of said devices, verifying the mapping file and processing the verification to produce a measurement recipe. In one embodiment, the measurement recipe is created without having the actual processed wafer.
    Type: Application
    Filed: July 10, 2012
    Publication date: January 16, 2014
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Chee Kiong KOO, Qun Ying LIN
  • Patent number: 8057968
    Abstract: A method of making a mask is disclosed. The method includes providing a first and a second mask layers and disposing a first phase shift region on the first mask layer. A second phase shift region is disposed on the second mask layer, wherein the first and second phase shift regions are out of phase. A continuous unit cell is formed in the first phase shift region. The unit cell comprises a center section and distinct extension sections. The extension sections are contiguous to and extend outwards from the center section. The distinct extension sections have a same width as the center section. The second phase shift region is adjacent to the unit cell in the first phase shift region.
    Type: Grant
    Filed: January 28, 2010
    Date of Patent: November 15, 2011
    Assignee: Globalfoundries Singapore Pte. Ltd.
    Inventors: Sia Kim Tan, Soon Yoeng Tan, Qun Ying Lin, Huey Ming Chong, Liang Choo Hsia
  • Patent number: 7866224
    Abstract: Apparatus is provided for determining presence of contamination on a lithography mask, including: a fluid trap having a base and at least one wall member extending substantially perpendicularly to the base for trapping fluid on a portion of the base when fluid introduced during a cleaning process of the mask is removed.
    Type: Grant
    Filed: November 30, 2006
    Date of Patent: January 11, 2011
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Sia Kim Tan, Gek Soon Chua, Qun Ying Lin, Martin Yeo
  • Publication number: 20100196805
    Abstract: A method of making a mask is disclosed. The method includes providing a first and a second mask layers and disposing a first phase shift region on the first mask layer. A second phase shift region is disposed on the second mask layer, wherein the first and second phase shift regions are out of phase. A continuous unit cell is formed in the first phase shift region. The unit cell comprises a center section and distinct extension sections. The extension sections are contiguous to and extend outwards from the center section. The distinct extension sections have a same width as the center section. The second phase shift region is adjacent to the unit cell in the first phase shift region.
    Type: Application
    Filed: January 28, 2010
    Publication date: August 5, 2010
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING, LTD.
    Inventors: Sia Kim TAN, Soon Yoeng TAN, Qun Ying LIN, Huey Ming CHONG, Liang Choo HSIA
  • Patent number: 7655388
    Abstract: A chromeless phase shift mask and Method for making and using. The A chromeless phase shift mask is used to pattern contact holes. The chromeless phase shift mask preferably comprises: a first phase shift region and a second phase shift region; the first region is comprised of a unit cell which is comprised of a rectangular center section and at least three rectangular sections (legs) outwards extending from the rectangular center section. The second region is adjacent to said first region. The interference between the first and second phase shift regions creates a contact hole pattern.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: February 2, 2010
    Assignee: Chartered Semiconductor Manufacturing, Ltd.
    Inventors: Sia Kim Tan, Soon Yoeng Tan, Qun Ying Lin, Hury Ming Chong, Liang Choo Hsia
  • Publication number: 20080127998
    Abstract: The present invention relates to monitoring structures. More particularly, but not exclusively, the invention relates to a monitoring structures suitable for placement on masks. Still more particularly, but not exclusively, the invention relates to monitoring structures suitable for monitoring haze growth on photomasks. Embodiments of the invention provide apparatus for determining presence of contamination on a lithography mask, comprising: a fluid trap, the fluid trap comprising: a base and at least one wall member extending substantially perpendicularly to the base and arranged to trap fluid on a portion of the base when fluid introduced during a cleaning process of the mask is removed.
    Type: Application
    Filed: November 30, 2006
    Publication date: June 5, 2008
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
    Inventors: Sia Kim Tan, Gek Soon Chua, Qun Ying Lin, Martin Yeo
  • Patent number: 7288366
    Abstract: A reticle structure and a method of forming a photoresist profile on a substrate using the reticle having a multi-level profile. The reticle comprises (1) a transparent substrate, (2) a partially transmitting 180 degree phase shift film overlying predetermined areas of the transparent substrate to transmit approximately 20 to 70% of incident light, and (3) an opaque film overlying the predetermined areas of the partially transmitting 180 degree phase shift film. The method comprises the following steps: a) depositing a photoresist film over the substrate; b) directing light to the photoresist film through the reticle, and c) developing the photoresist film to form an opening in the resist layer where light only passed thru the substrate, and to remove intermediate thickness of the photoresist film, in the areas where the light passed through the partially transmitting 180 degree phase shift film. In an aspect, the photoresist film is comprised of a lower photoresist layer and an upper photoresist layer.
    Type: Grant
    Filed: October 24, 2003
    Date of Patent: October 30, 2007
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Sia Kim Tan, Qun Ying Lin, Soon Yoeng Tan, Huey Ming Chong
  • Patent number: 7014962
    Abstract: A structure, a method of fabricating and a method of using a phase shift mask (PSM) having a first phase shifted section, a half tone section, and a second phase shifted section. The first phase shift section and the half tone section are shifted 180 degrees with the second phase shift region. Embodiments provide for (1) a half tone, single trench alternating phase shift mask and (2) a half tone, dual trench alternating phase shift mask. The half tone region provides advantages over conventional alternating phase shift masks.
    Type: Grant
    Filed: September 13, 2003
    Date of Patent: March 21, 2006
    Assignee: Chartered Semiconductor Manufacturing, LTD
    Inventors: Qun Ying Lin, Sia Kim Tan, Soon Yoeng Tan, Huey Ming Chong
  • Patent number: 6451706
    Abstract: A new method of avoiding resist notching in the formation of a polysilicon gate electrode in the fabrication of an integrated circuit device is described. Bare active areas are provided surrounded by field oxide isolation on a semiconductor substrate wherein the surface of the substrate has an uneven topography due to the uneven interface between the active areas and the isolation. A polysilicon layer is deposited over the active areas and the field oxide isolation of the substrate. The surface of the polysilicon layer is roughened using a plasma etching process wherein pits are formed on the surface which act as light traps. The roughened polysilicon layer is covered with a layer of photoresist. Portions of the photoresist layer are exposed to actinic light wherein reflection lights from the actinic light are trapped in the pits. The reflection lights do not reflect onto the unexposed portion of the photoresist layer.
    Type: Grant
    Filed: June 3, 1996
    Date of Patent: September 17, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Ron-Fu Chu, Yang Pan, Qun Ying Lin, Mei Sheng Zhou