Patents by Inventor QUNXING JIANG

QUNXING JIANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10318468
    Abstract: An FPGA-based interface signal remapping method, relates to the technical field of nuclear power system, and solves the technical problems of poor reliability, readability and debuggability in the prior art. The method comprises dividing an internal programmable logic of an FPGA chip into two independent modules, with one module being an I/O module and the other module being a Core module, using the I/O module to process signal excursion occurring when an external signal is input to or output from the FPGA chip, signal collision caused by line multiplexing, metastable state in a data transmission process, and a data transmission error between asynchronous clock domains, using the Core module to implement logical processing and computing; and introducing a master clock signal outside the FPGA chip into the FPGA chip through a global clock pin of the FPGA chip. The method provided in the invention is suitable for a nuclear power protection system platform.
    Type: Grant
    Filed: January 4, 2016
    Date of Patent: June 11, 2019
    Assignee: STATE NUCLEAR POWER AUTOMATION SYSTEM ENGINEERING CO., LTD.
    Inventors: Jian Zhang, Qunxing Jiang, Xiaokai Wang
  • Publication number: 20180107622
    Abstract: An FPGA-based interface signal remapping method, relates to the technical field of nuclear power system, and solves the technical problems of poor reliability, readability and debuggability in the prior art. The method comprises dividing an internal programmable logic of an FPGA chip into two independent modules, with one module being an I/O module and the other module being a Core module, using the I/O module to process signal excursion occurring when an external signal is input to or output from the FPGA chip, signal collision caused by line multiplexing, metastable state in a data transmission process, and a data transmission error between asynchronous clock domains, using the Core module to implement logical processing and computing; and introducing a master clock signal outside the FPGA chip into the FPGA chip through a global clock pin of the FPGA chip. The method provided in the invention is suitable for a nuclear power protection system platform.
    Type: Application
    Filed: January 4, 2016
    Publication date: April 19, 2018
    Inventors: JIAN ZHANG, QUNXING JIANG, XIAOKAI WANG
  • Publication number: 20180052204
    Abstract: An FPGA clock signal self-detection method relates to the technical field of control module, and the technical problem to be solved is to improve operational reliability and safety of the FPGA chip. The method comprises introducing two clock signals to an FPGA chip, wherein one clock signal is a first clock signal, and the other clock signal is a second clock signal; using the first clock signal to control all synchronous logic operations in the FPGA chip, and using the second clock signal to detect the first clock signal for correctness. The method of the invention is particularly applicable to a system with the FPGA chip as a main controller or important control unit.
    Type: Application
    Filed: January 4, 2016
    Publication date: February 22, 2018
    Inventors: QUNXING JIANG, XIAOKAI WANG, SHENGJIAN SI, YUSEN PEI, HUAIYU ZHU, TAO YE, BING ZHOU, TENG SHI