Patents by Inventor R. Kenneth Hose, Jr.

R. Kenneth Hose, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150249452
    Abstract: Described is an apparatus which comprises: a first node to provide an un-gated power supply; a second node to provide a threshold dependent supply; an inverter with an input and an output, the inverter coupled to the first and second nodes, the inverter to receive the un-gated power supply at its power supply node, and to receive the threshold dependent supply for supplying ground supply at its ground node; and a transistor with its gate terminal coupled to the output of the inverter, the transistor to provide gated power supply to one or more logic units.
    Type: Application
    Filed: December 24, 2014
    Publication date: September 3, 2015
    Inventors: Hong Yun Tan, ANANT DEVAL, R. Kenneth Hose, JR.
  • Publication number: 20140168881
    Abstract: Described is an apparatus which comprises: a first node to provide an un-gated power supply; a second node to provide a threshold dependent supply; an inverter with an input and an output, the inverter coupled to the first and second nodes, the inverter to receive the un-gated power supply at its power supply node, and to receive the threshold dependent supply for supplying ground supply at its ground node; and a transistor with its gate terminal coupled to the output of the inverter, the transistor to provide gated power supply to one or more logic units.
    Type: Application
    Filed: December 19, 2012
    Publication date: June 19, 2014
    Inventors: Hong Yun Tan, Anant S. Deval, R. Kenneth Hose, JR.
  • Patent number: 6738844
    Abstract: Implementing termination on a bus. According to one embodiment of the present invention a driver drives a default signal on to a line, then drives an information signal on to the line, and then drives the default signal on to the line after driving the information signal on to the line.
    Type: Grant
    Filed: December 23, 1998
    Date of Patent: May 18, 2004
    Assignee: Intel Corporation
    Inventors: Harry Muljono, Chris Freeman, R. Kenneth Hose, Jr.
  • Patent number: 5706485
    Abstract: A circuit contains a microprocessor die, containing a microprocessor, and a cache memory die, containing a cache memory, for operation in conjunction with the microprocessor. A microprocessor clock and a cache memory clock are generated for operation of the microprocessor and the cache memory, respectively. The microprocessor and cache memory clocks are generated on the microprocessor die, and the cache memory clock is transmitted to the cache memory die. In order to transmit data between the microprocessor die and the cache memory die, clock cycles are designated. The microprocessor clock and the cache memory clock are synchronized to the clock cycles including compensation for the propagation delay between the two dies. The microprocessor includes a stop clock function which halts the cache memory clock and the microprocessor clock on the same clock cycle so that data integrity, in both the microprocessor and cache memory, are maintained.
    Type: Grant
    Filed: September 29, 1995
    Date of Patent: January 6, 1998
    Assignee: Intel Corporation
    Inventors: Javed Barkatullah, R. Kenneth Hose, Jr.
  • Patent number: 5627991
    Abstract: A CPU is coupled to the cache memory over a system bus having a width of 64 data bits. The cache memory is organized into a left array and a right array, with data bits stored as lines of data wherein each line is comprised of 256 data bits defined into four data "chunks" of 64 bits each. Each memory read access by the CPU to the cache results in a complete line of data to be read in the cache. The chunks comprising the line of data are coupled over an internal cache bus to a "chunk" multiplexor. The chunk multiplexor stages the data chunks in an order defined by the CPU, and sequentially send the data chunks over the system bus to the CPU. The chunks are organized as high and low order chunks. The multiplexor includes a first multiplexor for receiving the high order chunks and a second multiplexor for receiving the low order chunks.
    Type: Grant
    Filed: February 12, 1996
    Date of Patent: May 6, 1997
    Assignee: Intel Corporation
    Inventors: R. Kenneth Hose, Jr., Jeffrey L. Miller, David P. DiMarco
  • Patent number: 5555529
    Abstract: An improved cache memory architecture is disclosed, having particular application in a cache having static random access memory (RAM). In a typical static RAM memory utilized as a cache, the cache has the requirement that it must access many more bits than is required for selection. A single wordline of the RAM may span an entire memory array, and the activation of the entire wordline results in many more bitlines activated than will actually be selected by the Y decoder. As a result, power is wasted. The present invention provides a cache memory in which even and odd columns are segregated, wherein the even addressed columns may be placed in a first set (0) and the odd addressed columns in a second set (1). The wordline decode includes two wordlines per row rather than the typical single wordline in prior art systems. The first wordline corresponds to the "even" wordline, and the second wordline corresponds to the "odd" wordline (set 1). Only one wordline is activated at any time to save power.
    Type: Grant
    Filed: October 13, 1995
    Date of Patent: September 10, 1996
    Assignee: Intel Corporation
    Inventors: R. Kenneth Hose, Jr., David P. DiMarco
  • Patent number: 4053821
    Abstract: A new and improved voltage multiplier circuit is provided which converts a relatively low voltage to a relatively high voltage without any undesirable voltage drops across any of the constituent components. A plurality of the disclosed voltage multiplier circuits may be cascaded together to increase the multiplied output voltage, wherein each multiplier stage of the cascaded circuits multiplies the input voltage by two.
    Type: Grant
    Filed: January 26, 1976
    Date of Patent: October 11, 1977
    Assignee: Fairchild Camera and Instrument Corporation
    Inventors: R. Kenneth Hose, Jr., Keith Riordan, Stephen M. Martin