Patents by Inventor RÉMI ARTINIAN

RÉMI ARTINIAN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10374549
    Abstract: Variable frequency oscillators allowing wide tuning range and low phase noise is disclosed. In an illustrative embodiment, a first transistor has a first terminal (e.g. collector) connected to a reference voltage, and a second terminal (e.g. emitter) connected to a first terminal of a first current source and to ground. The first transistor further has a third terminal connected to a first inductor and to a first capacitor connected to the emitter of the first transistor and also to a second capacitor connected to ground. A second transistor is similarly constructed. In order to achieve a variable frequency oscillation between the emitters of the two transistors, a variable tank capacitor is connected between the inductors, forming a circuit connecting in series all passive components composing the LC tank, masking most of parasitic capacitances.
    Type: Grant
    Filed: January 5, 2017
    Date of Patent: August 6, 2019
    Assignee: SDRF EURL
    Inventors: Biagio Bisanti, Eric Duvivier, Lorenzo Carpineto, Stefano Cipriani, Francesco Coppola, Gianni Puccio, Rémi Artinian, Francois Marot, Vanessa Bedero, Lysiane Koechlin
  • Patent number: 10200049
    Abstract: A multiloop PLL circuit comprising: a first PLL loop comprising a first VCO, a first phase detector having a first input receiving a reference frequency (Fref) and a second input receiving the output of a first programmable divider, which input receives the signal generated by the first VCO and a first loop filter connected between said first phase detector and said first VCO; at least one auxiliary PLL loop comprising a second VCO, a second phase detector, a second (R1) and a third (N1) programmable dividers, and a second loop filter a main loop for generating a desired output frequency Fout comprising a third VCO, a third phase detector, a fourth (Rn) and a fifth (Nn) programmable divider, a main loop filter and a mixer additional possible auxiliary PLL loop each comprising a forth VCO, a forth phase detector, a sixth (Ri) and a seventh (Ni) programmable divider, a third auxiliary loop filter and a mixer whereby the desired output frequency Fout is generated in accordance with the relation: Fout=(N1/R1+
    Type: Grant
    Filed: January 5, 2017
    Date of Patent: February 5, 2019
    Assignee: SDRF EURl
    Inventors: Biagio Bisanti, Eric Duvivier, Lorenzo Carpineto, Stefano Cipriani, Francesco Coppola, Gianni Puccio, Rémi Artinian, Francois Marot, Vanessa Bedero, Lysiane Koechlin
  • Publication number: 20170201213
    Abstract: A variable frequency oscillator comprising a first transistor (10) and a second transistor (20); wherein the first transistor (10) has a first terminal—collector—which is connected to a reference voltage, and a second terminal—emitter—which is connected to a first terminal of a first current source (13), which second terminal is connected to ground, and a third terminal—base—connected to a first terminal of a first inductor (14) and to a top terminal of a first capacitor (11), wherein the first capacitor (11) has a bottom terminal which is connected to the second terminal—emitter—of the first transistor (10) but also to a top terminal of a second capacitor (12) having a bottom terminal being connected to ground; wherein the second transistor (20) has a first terminal—collector—which is connected to a reference voltage, and a second terminal—emitter—which is connected to a first terminal of a second current source (23), which second terminal is connected to ground, and a third terminal—base—connected to a f
    Type: Application
    Filed: January 5, 2017
    Publication date: July 13, 2017
    Inventors: BIAGIO BISANTI, ERIC DUVIVIER, LORENZO CARPINETO, STEFANO CIPRIANI, FRANCESCO COPPOLA, GIANNI PUCCIO, RÉMI ARTINIAN, FRANCOIS MAROT, VANESSA BEDERO, LYSIANE KOECHLIN
  • Publication number: 20170201262
    Abstract: A multiloop PLL circuit comprising: a first PLL loop comprising a first VCO, a first phase detector having a first input receiving a reference frequency (Fref) and a second input receiving the output of a first programmable divider, which input receives the signal generated by the first VCO and a first loop filter connected between said first phase detector and said first VCO; at least one auxiliary PLL loop comprising a second VCO, a second phase detector, a second (R1) and a third (N1) programmable dividers, and a second loop filter a main loop for generating a desired output frequency Fout comprising a third VCO, a third phase detector, a fourth (Rn) and a fifth (Nn) programmable divider, a main loop filter and a mixer additional possible auxiliary PLL loop each comprising a forth VCO, a forth phase detector, a sixth (Ri) and a seventh (Ni) programmable divider, a third auxiliary loop filter and a mixer whereby the desired output frequency Fout is generated in accordance with the relation: Fout=(N
    Type: Application
    Filed: January 5, 2017
    Publication date: July 13, 2017
    Inventors: BIAGIO BISANTI, ERIC DUVIVIER, LORENZO CARPINETO, STEFANO CIPRIANI, FRANCESCO COPPOLA, GIANNI PUCCIO, REMI ARTINIAN, FRANCOIS MAROT, VANESSA BEDERO, LYSIANE KOECHLIN