Patents by Inventor Raghunandan Chaware

Raghunandan Chaware has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220344861
    Abstract: According to embodiments, a board-to-board (B2B) connector includes an array of contacts. The B2B connector further includes a housing holding the array of contacts. A main body of the housing is made of glass. The main body occupies at least 50% of the housing in volume.
    Type: Application
    Filed: April 22, 2022
    Publication date: October 27, 2022
    Inventors: Raghunandan Chaware, Tarangini Deshpande
  • Patent number: 11075117
    Abstract: Techniques for singulating dies from a respective workpiece and for incorporating one or more singulated die into a stacked device structure are described herein. In some examples, singulating a die from a workpiece includes chemically etching the workpiece in a scribe line. In some examples, singulating a die from a workpiece includes mechanically dicing the workpiece in a scribe line and forming a liner along a sidewall of the die. The die can be incorporated into a stacked device structure. The die can be attached to a substrate along with another die that is attached to the substrate. An encapsulant can be between each die and the substrate and laterally between the dies.
    Type: Grant
    Filed: February 26, 2018
    Date of Patent: July 27, 2021
    Assignee: Xilinx, Inc.
    Inventors: Ganesh Hariharan, Raghunandan Chaware, Inderjit Singh
  • Patent number: 10840192
    Abstract: A chip package assembly and method for fabricating the same are provided which utilize a stiffener to improve a package substrate against out of plane deformation. In one example, a chip package assembly is provided that includes a package substrate, at least one integrated circuit (IC) die and a stiffener. The package substrate has a first surface and a second surface coupled by a side wall. The at least one IC die is disposed on the first surface of the package substrate. The stiffener is disposed outward of the at least one IC die. The stiffener has a first surface disposed outward of and bonded to the side wall of the package substrate. The stiffener has a second surface bonded to at least one of the first and second surfaces of the package substrate.
    Type: Grant
    Filed: April 6, 2017
    Date of Patent: November 17, 2020
    Assignee: XILINX, INC.
    Inventors: Nael Zohni, Shin S. Low, Inderjit Singh, Raghunandan Chaware, Ganesh Hariharan
  • Publication number: 20190267287
    Abstract: Techniques for singulating dies from a respective workpiece and for incorporating one or more singulated die into a stacked device structure are described herein. In some examples, singulating a die from a workpiece includes chemically etching the workpiece in a scribe line. In some examples, singulating a die from a workpiece includes mechanically dicing the workpiece in a scribe line and forming a liner along a sidewall of the die. The die can be incorporated into a stacked device structure. The die can be attached to a substrate along with another die that is attached to the substrate. An encapsulant can be between each die and the substrate and laterally between the dies.
    Type: Application
    Filed: February 26, 2018
    Publication date: August 29, 2019
    Applicant: Xilinx, Inc.
    Inventors: Ganesh Hariharan, Raghunandan Chaware, Inderjit Singh
  • Patent number: 10204841
    Abstract: A method for fabricating integrated circuit (IC) dies and wafers having such dies, are disclosed herein that leverage temporary connection traces during wafer level testing of the functionality of the IC die. In one example, a wafer includes a plurality of IC dies. At least a first IC die of the plurality of IC dies includes a plurality of micro-bumps and a first temporary connection trace formed on an exterior surface of the die body. The plurality of micro-bumps includes at least a first micro-bump and a second micro-bump. The first temporary connection trace electrically couples the first micro-bump and the second micro-bump.
    Type: Grant
    Filed: December 5, 2016
    Date of Patent: February 12, 2019
    Assignee: XILINX, INC.
    Inventors: Matthew H. Klein, Raghunandan Chaware
  • Patent number: 10032682
    Abstract: Methods and apparatus are described for creating a multi-die package from a wafer without dicing the wafer into individual dies and reassembling the dies on an interposer. One example method generally includes testing a plurality of IC dies disposed on a wafer; disposing one or more connectivity layers above the plurality of IC dies, the one or more connectivity layers comprising one or more electrical conductors configured to connect together two or more of the plurality of dies in each of one or more groups of the IC dies; dicing the wafer having the one or more connectivity layers disposed above the plurality of dies into sets, each set comprising one or more of the plurality of dies, wherein the dicing is based on the one or more groups having IC dies that passed the testing; and packaging at least a portion of the sets of dies.
    Type: Grant
    Filed: November 22, 2016
    Date of Patent: July 24, 2018
    Assignee: XILINX, INC.
    Inventors: Matthew H. Klein, Raghunandan Chaware, Glenn O'Rourke
  • Patent number: 9989572
    Abstract: A method and a probe device for testing an interposer prior to assembly are described herein. The method includes coupling a plurality of probe tips of a probe device to the plurality of signal interconnect paths of the interposer to be tested. A test signal is provided from the probe device to the plurality of signal interconnect paths of the interposer and a quality characteristic of signal interconnect paths of the interposer is detected based on behavior of the interposer in response to the test signal.
    Type: Grant
    Filed: September 23, 2014
    Date of Patent: June 5, 2018
    Assignee: XILINX, INC.
    Inventors: Raghunandan Chaware, Ganesh Hariharan, Amitava Majumdar
  • Patent number: 9865567
    Abstract: An example method of manufacturing a semiconductor assembly includes: forming first integrated circuit (IC) dies and dummy dies; forming an interposer wafer including a top side having first mounting sites for the first IC dies and second mounting sites for second IC dies; attaching the first IC dies to the interposer wafer at the first mounting sites and the dummy dies to the interposer wafer at the second mounting sites; processing a backside and the top side of the interposer wafer; removing the dummy dies from the top side of the interposer wafer to expose the second mounting sites; and attaching the second IC dies to the interposer wafer at the exposed second mounting sites.
    Type: Grant
    Filed: February 2, 2017
    Date of Patent: January 9, 2018
    Assignee: XILINX, INC.
    Inventors: Raghunandan Chaware, Ganesh Hariharan, Inderjit Singh, Amitava Majumdar, Glenn O'Rourke
  • Patent number: 9761533
    Abstract: Techniques for providing a semiconductor assembly having an interconnect die for die-to-die interconnection, an IC package, a method for manufacturing, and a method for routing signals in an IC package are described. In one implementation, a semiconductor assembly is provided that includes a first interconnect die coupled to a first integrated circuit (IC) die and a second IC die by inter-die connections. The first interconnect die includes solid state circuitry that provides a signal transmission path between the IC dice.
    Type: Grant
    Filed: October 16, 2015
    Date of Patent: September 12, 2017
    Assignee: XILINX, INC.
    Inventors: Raghunandan Chaware, Amitava Majumdar, Glenn O'Rourke, Inderjit Singh
  • Publication number: 20170110407
    Abstract: Techniques for providing a semiconductor assembly having an interconnect die for die-to-die interconnection, an IC package, a method for manufacturing, and a method for routing signals in an IC package are described. In one implementation, a semiconductor assembly is provided that includes a first interconnect die coupled to a first integrated circuit (IC) die and a second IC die by inter-die connections. The first interconnect die includes solid state circuitry that provides a signal transmission path between the IC dice.
    Type: Application
    Filed: October 16, 2015
    Publication date: April 20, 2017
    Applicant: XILINX, INC.
    Inventors: Raghunandan Chaware, Amitava Majumdar, Glenn O'Rourke, Inderjit Singh
  • Patent number: 9418909
    Abstract: A method and apparatus are provided which improve the adhesion of a lid to an IC die of an IC (chip) package. In one embodiment, a chip package assembly is provided that includes an IC die, a package substrate and a lid. The IC die is coupled to the package substrate. The lid has a first surface and a second surface. The second surface of the lid faces away from the first surface and towards the IC die. The second surface of the lid has a plurality of engineered features. The adhesive couples the plurality of engineered features of the lid to the IC die.
    Type: Grant
    Filed: August 6, 2015
    Date of Patent: August 16, 2016
    Assignee: XILINX, INC.
    Inventors: Raghunandan Chaware, Inderjit Singh
  • Patent number: 9385106
    Abstract: A method for providing charge protection to a die during formation of an integrated circuit, includes bonding the die to an interposer to form an unprotected stacked silicon component; encapsulating the unprotected stacked silicon component with a mold compound to cover at least a top surface of the die; grinding the mold compound to reduce a thickness of the mold compound; bonding a carrier wafer to the mold compound; removing the carrier wafer from the mold compound; and removing the mold compound from the top surface of the die after the carrier wafer is removed from the mold compound, to expose the top surface of the die.
    Type: Grant
    Filed: July 28, 2014
    Date of Patent: July 5, 2016
    Assignee: XILINX, INC.
    Inventors: Raghunandan Chaware, Inderjit Singh, Glenn O'Rourke, Ganesh Hariharan
  • Patent number: 9341668
    Abstract: A testable circuit arrangement includes an integrated circuit (IC) package. The IC package includes a package substrate, an interposer mounted directly on the package substrate with level 1 interconnects, and at least one IC die mounted directly on the interposer with level 0 interconnects. The package substrate of the IC package is mounted directly on a connector board with a soldered ball grid array of level 2 interconnects. The level 0, level 1, and level 2 interconnects include respective power, configuration, and test interconnects. Power, configuration, and test terminals of the connector board are coupled to the power, configuration, and test interconnects of the level 2 interconnects.
    Type: Grant
    Filed: April 1, 2014
    Date of Patent: May 17, 2016
    Assignee: XILNIX, INC.
    Inventors: Ganesh Hariharan, Raghunandan Chaware, Glenn O'Rourke, Inderjit Singh, Eric J. Thorne, David E. Schweigler
  • Patent number: 8900987
    Abstract: A method for removing bumps from incomplete interposer die(s) and/or defective interposer die(s) of an interposer wafer is described. The method includes forming bumps on an interposer wafer; identifying at least one incomplete interposer die and/or at least one defective interposer die of the interposer wafer; and removing bumps from the at least one incomplete interposer die and/or the at least one defective interposer die of the interposer wafer.
    Type: Grant
    Filed: October 4, 2013
    Date of Patent: December 2, 2014
    Assignee: Xilinx, Inc.
    Inventors: Inderjit Singh, Raghunandan Chaware, Ganesh Hariharan, Glenn O'Rourke
  • Publication number: 20140312530
    Abstract: A method for forming a laminated photovoltaic structure includes providing a sheet of transparent material having light concentrating features, disposing adhesive material adjacent to the sheet of transparent material, disposing photovoltaic strips adjacent to the adhesive material, wherein the photovoltaic strips are positioned relative to the sheet of transparent material in response to exitant light characteristics of the light concentrating features, wherein photovoltaic strips are coupled via associated bus bars, wherein gap regions are located between bus bars of neighboring photovoltaic strips, disposing a rigid layer of material adjacent to the photovoltaic strips to form a composite photovoltaic structure; and thereafter laminating the composite photovoltaic structure to fill the gap regions with adhesive material and to form the laminated photovoltaic structure, wherein adhesive material adheres to the bus bars.
    Type: Application
    Filed: July 1, 2014
    Publication date: October 23, 2014
    Inventors: Abhay MAHESHWARI, Raghunandan CHAWARE
  • Patent number: 8841752
    Abstract: In one or more embodiments, a semiconductor structure is provided that includes a plurality of interposer dice on an un-singulated segment of a semiconductor wafer. Scribe lanes circumscribing each of the plurality of interposer dice have widths of at least 2.5% of the width of each interposer die. Each interposer die includes a first contact array formed on a first side of the interposer die, a plurality of vias formed through the interposer die, one or more wiring layers formed on the first side of the interposer die and electrically coupling the first contact array to the plurality of vias, and a second contact array formed on a second side of the interposer die and electrically coupled to the plurality of vias.
    Type: Grant
    Filed: September 27, 2011
    Date of Patent: September 23, 2014
    Assignee: Xilinx, Inc.
    Inventors: Raghunandan Chaware, Kumar Nagarajan
  • Patent number: 8766086
    Abstract: A method for forming a laminated photovoltaic structure includes providing a sheet of transparent material having light concentrating features, disposing adhesive material adjacent to the sheet of transparent material, disposing photovoltaic strips adjacent to the adhesive material, wherein the photovoltaic strips are positioned relative to the sheet of transparent material in response to exitant light characteristics of the light concentrating features, wherein photovoltaic strips are coupled via associated bus bars, wherein gap regions are located between bus bars of neighboring photovoltaic strips, disposing a rigid layer of material adjacent to the photovoltaic strips to form a composite photovoltaic structure; and thereafter laminating the composite photovoltaic structure to fill the gap regions with adhesive material and to form the laminated photovoltaic structure, wherein adhesive material adheres to the bus bars.
    Type: Grant
    Filed: September 22, 2010
    Date of Patent: July 1, 2014
    Assignee: Solaria Corporation
    Inventors: Abhay Maheshwari, Raghunandan Chaware
  • Patent number: 8704384
    Abstract: A stacked die assembly for an IC includes a first interposer; a second interposer; a first integrated circuit die, a second integrated circuit die, and a plurality of components. The first integrated circuit die is interconnected to the first interposer and the second interposer, and the second integrated circuit die is interconnected to the second interposer. The plurality of components interconnect the first integrated circuit die to the first interposer and the second interposer. The plurality of components that interconnect the first integrated circuit die to the first interposer and the second interposer are located outside an interconnect restricted area of the first interposer and the second interposer, and signals are routed between the first integrated circuit die and the second integrated circuit die via the first integrated circuit die avoiding the interconnect restricted area of the first interposer and the second interposer.
    Type: Grant
    Filed: February 17, 2012
    Date of Patent: April 22, 2014
    Assignee: Xilinx, Inc.
    Inventors: Ephrem C. Wu, Raghunandan Chaware
  • Patent number: 8519528
    Abstract: In one embodiment, an interposer resistant to warping is provided. The interposer includes a semiconductor body having a first contact array included on a first side of the semiconductor body. Vias are formed through the semiconductor body. One or more wiring layers are included on the first side of the semiconductor body. The wiring layers electrically couple each contact of the first contact array to a respective one of the vias. Contacts of a second contact array, included on a second side of the semiconductor body, are respectively coupled to the vias. A stabilization layer is included on the second side of the semiconductor body. The stabilization layer is configured to counteract stresses exerted on a front side of the interposer due to thermal expansion of wiring layers.
    Type: Grant
    Filed: June 13, 2011
    Date of Patent: August 27, 2013
    Assignee: Xilinx, Inc.
    Inventors: Kumar Nagarajan, Raghunandan Chaware
  • Publication number: 20130214432
    Abstract: Embodiments of stacked die assemblies for an IC are disclosed. One embodiment includes a first interposer; a second interposer; a first integrated circuit die, a second integrated circuit die, and a plurality of components. The first integrated circuit die is interconnected to the first interposer and the second interposer, and the second integrated circuit die is interconnected to the second interposer. The plurality of components interconnect the first integrated circuit die to the first interposer and the second interposer. The plurality of components that interconnect the first integrated circuit die to the first interposer and the second interposer are located outside an interconnect restricted area of the first interposer and the second interposer, and signals are routed between the first interposer and the second interposer via the first integrated circuit die and the plurality of components, avoiding the interconnect restricted area of the first interposer and the second interposer.
    Type: Application
    Filed: February 17, 2012
    Publication date: August 22, 2013
    Applicant: XILINX, INC.
    Inventors: Ephrem C. Wu, Raghunandan Chaware