Patents by Inventor Raghuveer Patlolla

Raghuveer Patlolla has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11133457
    Abstract: A semiconductor device structure includes an MRAM metallization stack. A via is disposed within a dielectric cap layer that is on and in contact with the metallization stack. A liner is disposed on sidewalls and a bottom surface of the via. A recessed electrode contact is disposed within a portion of the via and in contact with a first part of the liner in contact with sidewalls of the via. A second part of the liner is in contact with the sidewalls is above a top surface of the contact. A method for forming the semiconductor device structure includes forming a via within a MRAM metallization stack. The via exposes a top surface of the second metal layer. An electrode contact is formed within a portion of the via. A cap layer is formed within a remaining portion of the via in contact with a top surface of the electrode contact.
    Type: Grant
    Filed: September 25, 2019
    Date of Patent: September 28, 2021
    Assignee: International Business Machines Corporation
    Inventors: Raghuveer Patlolla, James J. Kelly, Chih-Chao Yang
  • Publication number: 20210143061
    Abstract: A method for fabricating top-via interconnect structures includes forming a first dielectric layer on a substrate and an insulating layer on the first dielectric layer. At least one trench is formed that extends through the insulating layer and the first dielectric layer is also formed. An interconnect material is deposited and fills the at least one trench. The interconnect material is patterned into an interconnect structure having a top-via configuration. The insulating layer is removed after the interconnect material has been patterned. A second dielectric layer is formed on the first dielectric layer and the patterned interconnect structure.
    Type: Application
    Filed: November 7, 2019
    Publication date: May 13, 2021
    Inventors: Hari Prasad AMANAPU, Cornelius Brown PEETHALA, Raghuveer PATLOLLA, Chih-Chao YANG
  • Publication number: 20210091303
    Abstract: A semiconductor device structure includes an MRAM metallization stack. A via is disposed within a dielectric cap layer that is on and in contact with the metallization stack. A liner is disposed on sidewalls and a bottom surface of the via. A recessed electrode contact is disposed within a portion of the via and in contact with a first part of the liner in contact with sidewalls of the via. A second part of the liner is in contact with the sidewalls is above a top surface of the contact. A method for forming the semiconductor device structure includes forming a via within a MRAM metallization stack. The via exposes a top surface of the second metal layer. An electrode contact is formed within a portion of the via. A cap layer is formed within a remaining portion of the via in contact with a top surface of the electrode contact.
    Type: Application
    Filed: September 25, 2019
    Publication date: March 25, 2021
    Inventors: Raghuveer PATLOLLA, James J. KELLY, Chih-Chao YANG
  • Patent number: 10896846
    Abstract: Methods for forming conductive regions of a metallization network with reduced leakage current and capacitance are described. Aspects of the invention include forming a trench in a dielectric material on the substrate, forming a first liner layer in a first portion of the trench, forming a second liner layer in a second portion of the trench, and forming a conductive material over the second liner layer in the trench.
    Type: Grant
    Filed: December 2, 2019
    Date of Patent: January 19, 2021
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Raghuveer Patlolla, Cornelius Brown Peethala, Chih-Chao Yang
  • Patent number: 10833122
    Abstract: A substantially flat bottom electrode embedded in a dielectric for magnetoresistive random access memory (MRAM) devices includes pre-filling the contact via prior to filling the trench with tantalum nitride in a via/trench structure. The top surface of the substantially flat bottom electrode is coplanar to the top surface of the dielectric.
    Type: Grant
    Filed: January 7, 2019
    Date of Patent: November 10, 2020
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Hari Prasad Amanapu, Raghuveer Patlolla, Cornelius Brown Peethala, Michael Rizzolo
  • Publication number: 20200294911
    Abstract: BEOL and MOL interconnect structures with a self-forming sidewall barrier layer are provided. In one aspect, a method of forming an interconnect structure includes: patterning a feature(s) in a dielectric; selectively forming a metal layer at a bottom of the at least one feature; depositing a liner layer lining the feature(s), wherein the conformal liner layer includes a metal alloy AB; depositing a metal onto the liner layer to form the interconnect structure; and annealing the interconnect structure under conditions sufficient to form a barrier layer including the component B along vertical sidewalls of the feature(s). A method of forming an interconnect structure including a via and a trench on top of the via is also provided, as is an interconnect structure.
    Type: Application
    Filed: March 13, 2019
    Publication date: September 17, 2020
    Inventors: Hari Prasad Amanapu, Cornelius Brown Peethala, Raghuveer Patlolla, Chih-Chao Yang
  • Patent number: 10714382
    Abstract: Methods for forming conductive regions of a metallization network with reduced leakage current and capacitance are described. Aspects of the invention include forming a trench in a dielectric material on the substrate, forming a first liner layer in a first portion of the trench, forming a second liner layer in a second portion of the trench, and forming a conductive material over the second liner layer in the trench.
    Type: Grant
    Filed: October 11, 2018
    Date of Patent: July 14, 2020
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Raghuveer Patlolla, Cornelius Brown Peethala, Chih-Chao Yang
  • Publication number: 20200219931
    Abstract: A substantially flat bottom electrode embedded in a dielectric for magnetoresistive random access memory (MRAM) devices includes pre-filling the contact via prior to filling the trench with tantalum nitride in a via/trench structure. The top surface of the substantially flat bottom electrode is coplanar to the top surface of the dielectric.
    Type: Application
    Filed: January 7, 2019
    Publication date: July 9, 2020
    Inventors: Hari Prasad Amanapu, Raghuveer Patlolla, Cornelius Brown Peethala, Michael Rizzolo
  • Publication number: 20200118865
    Abstract: Methods for forming conductive regions of a metallization network with reduced leakage current and capacitance are described. Aspects of the invention include forming a trench in a dielectric material on the substrate, forming a first liner layer in a first portion of the trench, forming a second liner layer in a second portion of the trench, and forming a conductive material over the second liner layer in the trench.
    Type: Application
    Filed: October 11, 2018
    Publication date: April 16, 2020
    Inventors: Raghuveer Patlolla, Cornelius Brown Peethala, Chih-Chao Yang
  • Publication number: 20200118866
    Abstract: Methods for forming conductive regions of a metallization network with reduced leakage current and capacitance are described. Aspects of the invention include forming a trench in a dielectric material on the substrate, forming a first liner layer in a first portion of the trench, forming a second liner layer in a second portion of the trench, and forming a conductive material over the second liner layer in the trench.
    Type: Application
    Filed: December 2, 2019
    Publication date: April 16, 2020
    Inventors: Raghuveer Patlolla, Cornelius Brown Peethala, Chih-Chao Yang
  • Patent number: 9275874
    Abstract: Methods for fabricating integrated circuits using chemical mechanical planarization (CMP) for recessing metal are provided. In an embodiment, a method for fabricating an integrated circuit includes filling a trench with a metal and forming an overburden portion of the metal outside of the trench. The method further includes performing a planarization process with an etching slurry to remove the overburden portion of the metal and to recess the metal within the trench.
    Type: Grant
    Filed: August 30, 2013
    Date of Patent: March 1, 2016
    Assignees: GLOBALFOUNDRIES, INC., INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Kunaljeet Tanwar, Xunyuan Zhang, Donald Canaperi, Raghuveer Patlolla
  • Publication number: 20150064903
    Abstract: Methods for fabricating integrated circuits using chemical mechanical planarization (CMP) for recessing metal are provided. In an embodiment, a method for fabricating an integrated circuit includes filling a trench with a metal and forming an overburden portion of the metal outside of the trench. The method further includes performing a planarization process with an etching slurry to remove the overburden portion of the metal and to recess the metal within the trench.
    Type: Application
    Filed: August 30, 2013
    Publication date: March 5, 2015
    Applicants: International Business Machines Corporation, GLOBALFOUNDRIES, Inc.
    Inventors: Kunaljeet Tanwar, Xunyuan Zhang, Donald Canaperi, Raghuveer Patlolla