Patents by Inventor Rahul Karmaker

Rahul Karmaker has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11962278
    Abstract: An aspect includes a filtering method including operating a first filter to filter a first input signal to generate a first output signal; operating a second filter to filter a second input signal to generate a second output signal; and selectively coupling at least a portion of the second filter with the first filter to filter a third input signal to generate a third output signal. Another aspect includes a filtering method including operating switching devices to configure a filter with a first set of pole(s); filtering a first input signal to generate a first output signal with the filter configured with the first set of pole(s); operating the switching devices to configure the filter with a second set of poles; and filtering a second input signal to generate a second output signal with the filter configured with the second set of poles.
    Type: Grant
    Filed: May 12, 2021
    Date of Patent: April 16, 2024
    Assignee: QUALCOMM Incorporated
    Inventors: Ahmed Abbas Mohamed Helmy, Mehran Bakhshiani, Francesco Gatta, Hasnain Lakdawala, Rahul Karmaker, Shankar Guhados
  • Patent number: 11228292
    Abstract: An apparatus is disclosed for processing a signal with a divided amplifier. In example implementations, an apparatus includes a first portion of an amplifier, a first port interface, a second port interface, and a switch matrix. The first port interface includes a first transformer; a second portion of the amplifier, which is coupled to the first transformer; and a first switch component that is coupled to at least one of the first transformer or the second portion of the amplifier. The second port interface includes a second transformer and a second switch component that is coupled to the second transformer. The switch matrix is coupled between the first switch component and the first portion of the amplifier and between the second switch component and the first portion of the amplifier. The switch matrix is also coupled between the second portion of the amplifier and the first portion of the amplifier.
    Type: Grant
    Filed: September 4, 2019
    Date of Patent: January 18, 2022
    Assignee: QUALCOMM Incorporated
    Inventors: Rahul Karmaker, Conor Donovan, Li-chung Chang
  • Publication number: 20210408989
    Abstract: An aspect includes a filtering method including operating a first filter to filter a first input signal to generate a first output signal; operating a second filter to filter a second input signal to generate a second output signal; and selectively coupling at least a portion of the second filter with the first filter to filter a third input signal to generate a third output signal. Another aspect includes a filtering method including operating switching devices to configure a filter with a first set of pole(s); filtering a first input signal to generate a first output signal with the filter configured with the first set of pole(s); operating the switching devices to configure the filter with a second set of poles; and filtering a second input signal to generate a second output signal with the filter configured with the second set of poles.
    Type: Application
    Filed: May 12, 2021
    Publication date: December 30, 2021
    Inventors: Ahmed ABBAS MOHAMED HELMY, Mehran BAKHSHIANI, Francesco GATTA, Hasnain LAKDAWALA, Rahul KARMAKER, Shankar GUHADOS
  • Publication number: 20210367623
    Abstract: According to certain aspects, a chip includes a first port, a first amplifier, and a first input path coupling the first port to an input of the first amplifier. The chip also includes a second port, a second amplifier, and a second input path coupling the second port to an input of the second amplifier. The chip further includes a switchable path coupled between the first input path and the second input path.
    Type: Application
    Filed: May 22, 2020
    Publication date: November 25, 2021
    Inventors: Rahul KARMAKER, Francesco GATTA
  • Patent number: 11184039
    Abstract: According to certain aspects, a chip includes a first port, a first amplifier, and a first input path coupling the first port to an input of the first amplifier. The chip also includes a second port, a second amplifier, and a second input path coupling the second port to an input of the second amplifier. The chip further includes a switchable path coupled between the first input path and the second input path.
    Type: Grant
    Filed: May 22, 2020
    Date of Patent: November 23, 2021
    Assignee: QUALCOMM Incorporated
    Inventors: Rahul Karmaker, Francesco Gatta
  • Publication number: 20210067115
    Abstract: An apparatus is disclosed for processing a signal with a divided amplifier. In example implementations, an apparatus includes a first portion of an amplifier, a first port interface, a second port interface, and a switch matrix. The first port interface includes a first transformer; a second portion of the amplifier, which is coupled to the first transformer; and a first switch component that is coupled to at least one of the first transformer or the second portion of the amplifier. The second port interface includes a second transformer and a second switch component that is coupled to the second transformer. The switch matrix is coupled between the first switch component and the first portion of the amplifier and between the second switch component and the first portion of the amplifier. The switch matrix is also coupled between the second portion of the amplifier and the first portion of the amplifier.
    Type: Application
    Filed: September 4, 2019
    Publication date: March 4, 2021
    Inventors: Rahul Karmaker, Conor Donovan, Li-chung Chang
  • Patent number: 10778188
    Abstract: An apparatus is disclosed for a harmonic rejection filter with transimpedance amplifiers. In an example aspect, the apparatus includes a harmonic rejection filter with at least three input nodes, at least one output node, a first transimpedance amplifier, a first set of transimpedance amplifiers, and a scaling current converter. The at least three input nodes include a first input node, a second input node, and a third input node. The at least one output node includes a first output node. The first transimpedance amplifier is coupled between the first input node and the first output node. The first set of transimpedance amplifiers include a second transimpedance amplifier coupled to the second input node and a third transimpedance amplifier coupled to the third input node. The scaling current converter is coupled between outputs associated with the first set of transimpedance amplifiers and an input of the first transimpedance amplifier.
    Type: Grant
    Filed: February 22, 2019
    Date of Patent: September 15, 2020
    Assignee: QUALCOMM Incorporated
    Inventor: Rahul Karmaker
  • Publication number: 20200274522
    Abstract: An apparatus is disclosed for a harmonic rejection filter with transimpedance amplifiers. In an example aspect, the apparatus includes a harmonic rejection filter with at least three input nodes, at least one output node, a first transimpedance amplifier, a first set of transimpedance amplifiers, and a scaling current converter. The at least three input nodes include a first input node, a second input node, and a third input node. The at least one output node includes a first output node. The first transimpedance amplifier is coupled between the first input node and the first output node. The first set of transimpedance amplifiers include a second transimpedance amplifier coupled to the second input node and a third transimpedance amplifier coupled to the third input node. The scaling current converter is coupled between outputs associated with the first set of transimpedance amplifiers and an input of the first transimpedance amplifier.
    Type: Application
    Filed: February 22, 2019
    Publication date: August 27, 2020
    Inventor: Rahul Karmaker
  • Patent number: 10630262
    Abstract: A filter circuit may include a first path having a first complex baseband filter. The circuit may further include a second path having a second complex baseband filter. The circuit may further include a combiner coupled to an output of the first complex baseband filter and an output of the second complex baseband filter.
    Type: Grant
    Filed: January 10, 2018
    Date of Patent: April 21, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Wei Zhuo, Timothy Donald Gathman, Wenbang Xu, Li-chung Chang, Rui Li, Rahul Karmaker
  • Patent number: 10608601
    Abstract: Certain aspects of the present disclosure are generally directed to a tunable active filter and a method of calibrating a tunable active filter. One example apparatus is a filter circuit that generally includes a resistor-capacitor (RC) topology tunable active filter comprising a first amplifier, a second amplifier, and a feedback path coupled between an input of the first amplifier and an output of the second amplifier. The filter circuit also includes a negative transconductance circuit coupled to a first node of the tunable active filter.
    Type: Grant
    Filed: May 31, 2017
    Date of Patent: March 31, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Rahul Karmaker, Gary Lee Brown, Jr.
  • Patent number: 10425071
    Abstract: The present disclosure describes aspects of a fast settling peak detector. In some aspects, a peak detector circuit includes a first transistor having a gate coupled to an input of the circuit at which a signal is received and a drain coupled to a source of a second transistor. Current may flow in the first and second transistors responsive to the signal. The circuit also includes a third transistor having a gate coupled, via a signal-inverting component, to the input of the circuit and a drain coupled to a source of a fourth transistor. Through an inversion of the signal, other current flowing in the third and fourth transistor can reduce or cancel a frequency component of the current in the first and second transistors. In some cases, this precludes a need to filter the frequency component from an output of the circuit.
    Type: Grant
    Filed: June 23, 2017
    Date of Patent: September 24, 2019
    Assignee: QUALCOMM Incorporated
    Inventor: Rahul Karmaker
  • Patent number: 10374554
    Abstract: Certain aspects of the present disclosure generally relate to a differential amplifier implemented using a complementary metal-oxide-semiconductor (CMOS) structure. The differential amplifier generally includes a first pair of transistors and a second pair of transistors coupled to the first pair of transistors. The gates of the first pair of transistors and gates of the second pair of transistors may be coupled to respective differential input nodes of the differential amplifier, and drains of the first pair of transistors and drains of the second pair of transistors may be coupled to respective differential output nodes of the differential amplifier. In certain aspects, the differential amplifier may include a biasing transistor having a drain coupled to a source of a transistor of the first pair of transistors and having a gate coupled to a common-mode feedback (CMFB) path of the differential amplifier.
    Type: Grant
    Filed: December 27, 2017
    Date of Patent: August 6, 2019
    Assignee: QUALCOMM Incorporated
    Inventors: Rahul Karmaker, Bin Fan
  • Publication number: 20190199290
    Abstract: Certain aspects of the present disclosure generally relate to a differential amplifier implemented using a complementary metal-oxide-semiconductor (CMOS) structure. The differential amplifier generally includes a first pair of transistors and a second pair of transistors coupled to the first pair of transistors. The gates of the first pair of transistors and gates of the second pair of transistors may be coupled to respective differential input nodes of the differential amplifier, and drains of the first pair of transistors and drains of the second pair of transistors may be coupled to respective differential output nodes of the differential amplifier. In certain aspects, the differential amplifier may include a biasing transistor having a drain coupled to a source of a transistor of the first pair of transistors and having a gate coupled to a common-mode feedback (CMFB) path of the differential amplifier.
    Type: Application
    Filed: December 27, 2017
    Publication date: June 27, 2019
    Inventors: Rahul KARMAKER, Bin Fan
  • Patent number: 10199997
    Abstract: Certain aspects of the present disclosure generally relate to using cross-coupled transistors for source degeneration of an amplification stage. For example, the amplification stage generally includes a differential amplifier comprising transistors, cross-coupled transistors coupled to the differential amplifier, and an impedance coupled between drains of the cross-coupled transistors. In certain aspects, the differential amplifier comprises a push-pull amplifier, and the transistors of the push-pull amplifier comprise cascode-connected transistors.
    Type: Grant
    Filed: June 9, 2016
    Date of Patent: February 5, 2019
    Assignee: QUALCOMM Incorporated
    Inventor: Rahul Karmaker
  • Publication number: 20190028087
    Abstract: A filter circuit may include a first path having a first complex baseband filter. The circuit may further include a second path having a second complex baseband filter. The circuit may further include a combiner coupled to an output of the first complex baseband filter and an output of the second complex baseband filter.
    Type: Application
    Filed: January 10, 2018
    Publication date: January 24, 2019
    Inventors: Wei ZHUO, Timothy Donald GATHMAN, Wenbang XU, Li-chung CHANG, Rui LI, Rahul KARMAKER
  • Publication number: 20180351535
    Abstract: Certain aspects of the present disclosure are generally directed to a tunable active filter and a method of calibrating a tunable active filter. One example apparatus is a filter circuit that generally includes a resistor-capacitor (RC) topology tunable active filter comprising a first amplifier, a second amplifier, and a feedback path coupled between an input of the first amplifier and an output of the second amplifier. The filter circuit also includes a negative transconductance circuit coupled to a first node of the tunable active filter.
    Type: Application
    Filed: May 31, 2017
    Publication date: December 6, 2018
    Inventors: Rahul KARMAKER, Gary Lee BROWN, JR.
  • Publication number: 20180131356
    Abstract: The present disclosure describes aspects of a fast settling peak detector. In some aspects, a peak detector circuit includes a first transistor having a gate coupled to an input of the circuit at which a signal is received and a drain coupled to a source of a second transistor. Current may flow in the first and second transistors responsive to the signal. The circuit also includes a third transistor having a gate coupled, via a signal-inverting component, to the input of the circuit and a drain coupled to a source of a fourth transistor. Through an inversion of the signal, other current flowing in the third and fourth transistor can reduce or cancel a frequency component of the current in the first and second transistors. In some cases, this precludes a need to filter the frequency component from an output of the circuit.
    Type: Application
    Filed: June 23, 2017
    Publication date: May 10, 2018
    Inventor: Rahul Karmaker
  • Publication number: 20170359039
    Abstract: Certain aspects of the present disclosure generally relate to using cross-coupled transistors for source degeneration of an amplification stage. For example, the amplification stage generally includes a differential amplifier comprising transistors, cross-coupled transistors coupled to the differential amplifier, and an impedance coupled between drains of the cross-coupled transistors. In certain aspects, the differential amplifier comprises a push-pull amplifier, and the transistors of the push-pull amplifier comprise cascode-connected transistors.
    Type: Application
    Filed: June 9, 2016
    Publication date: December 14, 2017
    Inventor: Rahul KARMAKER
  • Patent number: 9673782
    Abstract: Certain aspects of the present disclosure provide methods and apparatus for calibrating a tunable active filter. One example apparatus is a filter circuit that generally includes a tunable active filter comprising at least one amplifier and a first feedback path coupled between an input and an output of the at least one amplifier, the first feedback path comprising at least one switch; and an amplitude limiter coupled to the tunable active filter and comprising at least one transistor disposed in a second feedback path coupled between the input and the output of the at least one amplifier.
    Type: Grant
    Filed: August 16, 2016
    Date of Patent: June 6, 2017
    Assignee: QUALCOMM Inc.
    Inventors: Shuja Andrabi, Rahul Karmaker
  • Patent number: 9660585
    Abstract: A class AB amplifier may include an input stage, a first folded cascode stage, a second folded cascode stage, and a class AB output stage. In some embodiments, the class AB output stage may provide differential output signals. The common-mode voltage of the differential output signals may be controlled via a correction signal coupled to a selected folded cascode stage. The correction signal may control the common-mode voltage of the differential output signals by altering bias currents within the selected folded cascode stage. The other cascode stage may include bias currents controlled by relatively fixed bias voltages.
    Type: Grant
    Filed: June 17, 2015
    Date of Patent: May 23, 2017
    Assignee: QUALCOMM Incorporated
    Inventors: Ayush Mittal, Gireesh Rajendran, Rahul Karmaker