Patents by Inventor Rainer Gehres

Rainer Gehres has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050151192
    Abstract: Disclosed in a method of planarizing a silicon on insulator (SOI) structure. The invention performs a first chemical mechanical planarization (CMP) process on an insulator (e.g., oxide) layer. However, this first CMP process creates scratches on the insulator layer. The invention forms a polish stop insulator (e.g., nitride) over the insulator layer in, for example, a liquid phase chemical vapor deposition (LPCVD) process. The polish stop insulator fills in the scratches. The invention then forms an opening through the insulator layer and through the polish stop insulator (e.g., in a reactive ion etching (RIE) process) and deposits a conductor within the opening. The invention performs a second CMP process on the conductor. The polish stop insulator is harder than the insulating layer and prevents the second CMP process from scratching the insulator layer. The invention removes portions of the polish stop insulator to leave the polish stop insulator only within the scratches.
    Type: Application
    Filed: January 8, 2004
    Publication date: July 14, 2005
    Inventors: Rainer Gehres, George Goth
  • Publication number: 20050145942
    Abstract: A method is provided for defining spacings between the gates of field effect transistors (FETs) of an integrated circuit and the source and drain regions thereof, the spacings differing in width between a first FET and a second FET. The method includes forming gate stacks of the integrated circuit over a substrate, and forming first spacers on sidewalls of the gate stacks. Second spacers are then formed over the first spacers. Thereafter, source and drain regions of the first FET are formed in alignment with the second spacers of a first gate stack of the gate stacks. The second spacers are then removed from the first spacers of the gate stacks. Thereafter, the first spacers of a second gate stack are anisotropically etched in a substantially vertical direction to remove horizontally extending portions of the first spacers, and source and drain regions of the second FET are formed in alignment with portions of the first spacers of the first gate stack which remain after the etching.
    Type: Application
    Filed: January 7, 2004
    Publication date: July 7, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Rainer Gehres