Patents by Inventor Raj Sundararaman

Raj Sundararaman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070001737
    Abstract: A system and method are provided for producing two asymmetric duty cycle clock phases as outputs, where the duration of the active phase may be varied to generate clock signal having an asymmetric duty cycle. A circuit configured according to the invention includes a monostable clock generator configured to produce an asymmetric duty cycle clock phase from a reference clock input, a delayed phase generator configured to produce two clock phases whose falling edges are delayed with respect to the input signals, and a second phase generator configured to produce a second asymmetric duty cycle clock phase. The phase may be programmable by including a variable resistor network that can be varied in response to control signals.
    Type: Application
    Filed: September 29, 2005
    Publication date: January 4, 2007
    Applicant: ESS Technology, Inc.
    Inventor: Raj Sundararaman
  • Publication number: 20070001101
    Abstract: An electronic device is provided such as a programmable rise/fall time control circuit, for example, that delivers a continuous and near linear rising/falling slope of a control signal, with programmability that can be implemented in future CMOS image sensor devices. This device includes a programmability block for reset or transfer gate signals. The programmability block includes two inputs: an input bias current and a signal from the control bits. The programmability block further includes two similar internal circuit blocks, one for generating a fall time control signal, and one for generating a rise time control signal. Additionally the programmability block includes two outputs; a fall time control signal, and a rise time control signal. The device further includes a reset or transfer gate buffer configured as an inverter. The reset or transfer gate buffer includes three input signals: The fall time control signal and rise time control signal from the programmability block, and an INT Reset signal.
    Type: Application
    Filed: September 28, 2005
    Publication date: January 4, 2007
    Applicant: ESS Technology, Inc.
    Inventors: Raj Sundararaman, Chi-Shao Lin, Jiafu Luo, Richard Mann, Zeynep Toros
  • Publication number: 20070001751
    Abstract: A system and related method are provided for producing a reference bias current that varies within a limited threshold from its nominal value based on band gap voltage, and that generates the bias current substantially independent from process and temperature. In one embodiment, the invention provides a process dependant voltage generator, a temperature independent voltage generator, and a voltage to current converter receiving inputs from bandgap voltage generator and a temperature independent voltage generator to generate a bias current that is substantially independent from process and temperature.
    Type: Application
    Filed: September 29, 2005
    Publication date: January 4, 2007
    Applicant: ESS Technology, Inc.
    Inventor: Raj Sundararaman