Patents by Inventor Raj Verma
Raj Verma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12249545Abstract: An integrated circuit device includes a substrate; an integrated circuit area disposed on the substrate and comprising a dielectric stack; a seal ring disposed in the dielectric stack and around a periphery of the integrated circuit area; a cap layer on the dielectric stack; a trench around the seal ring and exposing a sidewall of the dielectric stack; a memory storage structure disposed on the cap layer; and a moisture blocking layer continuously covering the integrated circuit area and the memory storage structure. The moisture blocking layer extends to the sidewall of the dielectric stack, thereby sealing a boundary between two adjacent dielectric films in the dielectric stack.Type: GrantFiled: August 19, 2021Date of Patent: March 11, 2025Assignee: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Kuo-Yuh Yang, Chia-Huei Lin, Chu-Chun Chang
-
Publication number: 20250072092Abstract: A method of manufacturing a multi-finger transistor structure is provided in the present invention, including forming shallow trench isolations in a substrate to define multiple active areas, forming a gate structure on the substrate, wherein the gate structure includes multiple gate parts and multiple connecting parts, and each gate part traverses over one of the active area, and each connecting part alternatively connect one end and the other end of two adjacent gate parts, so as to form meander gate structure.Type: ApplicationFiled: November 15, 2024Publication date: February 27, 2025Applicant: UNITED MICROELECTRONICS CORP.Inventors: Su Xing, Purakh Raj Verma, Rudy Octavius Sihombing, Shyam Parthasarathy, Jinyu Liao
-
Patent number: 12191195Abstract: A method of fabricating an air gap includes receiving a first thickness information of an inter-metal dielectric layer formed on a substrate and receiving a second thickness information of an inter-layer dielectric layer formed on the substrate. Then, a first etching is performed, wherein the first etching includes etch the inter-metal dielectric layer based on a first etching control value corresponding to the first thickness information. After the first etching, a second etching is performed to etch the inter-layer dielectric layer based on a second etching control value corresponding to the second thickness information.Type: GrantFiled: August 23, 2021Date of Patent: January 7, 2025Assignee: UNITED MICROELECTRONICS CORP.Inventors: Bo Tao, Runshun Wang, Li Wang, Ching-Yang Wen, Purakh Raj Verma, Dong Yin, Jian Xie
-
Patent number: 12191367Abstract: A multi-finger transistor structure is provided in the present invention, including multiple active areas, a gate structure consisting of multiple gate parts and connecting parts, wherein each gate part crosses over one of the active areas and each connecting part alternatively connects one end and the other end of the gate parts so as to form a meander gate structure, and multiple sources and drains, wherein one source and one drain are set between two adjacent gate parts, and each gate parts is accompanied by one source and one drain at two sides respectively, and the distance between the drain and the gate part is larger than the distance between the source and the gate part, so that the source and the drain are asymmetric with respect to the corresponding gate part, and air gaps are formed in the dielectric layer between each drain and the corresponding gate part.Type: GrantFiled: May 25, 2022Date of Patent: January 7, 2025Assignee: UNITED MICROELECTRONICS CORP.Inventors: Su Xing, Purakh Raj Verma, Rudy Octavius Sihombing, Shyam Parthasarathy, Jinyu Liao
-
Publication number: 20240379492Abstract: A semiconductor structure with a heat dissipation structure includes a first device wafer includes a front side and a back side. A first transistor is disposed on the front side. The first transistor includes a first gate structure disposed on the front side. Two first source/drain doping regions are embedded within the first device wafer at two side of the first gate structure. A channel region is disposed between the two first source/drain doping regions and embedded within the first device wafer. A first dummy metal structure contacts the back side of the first device wafer, and overlaps the channel region.Type: ApplicationFiled: July 22, 2024Publication date: November 14, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Kuo-Yuh Yang, Chia-Huei Lin
-
Patent number: 12131976Abstract: A semiconductor structure with a heat dissipation structure includes a first device wafer includes a front side and a back side. A first transistor is disposed on the front side. The first transistor includes a first gate structure disposed on the front side. Two first source/drain doping regions are embedded within the first device wafer at two side of the first gate structure. A channel region is disposed between the two first source/drain doping regions and embedded within the first device wafer. A first dummy metal structure contacts the back side of the first device wafer, and overlaps the channel region.Type: GrantFiled: September 29, 2020Date of Patent: October 29, 2024Assignee: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Kuo-Yuh Yang, Chia-Huei Lin
-
Patent number: 12132011Abstract: An integrated circuit device includes a substrate; an integrated circuit region on the substrate, said integrated circuit region comprising a dielectric stack; a seal ring disposed in said dielectric stack and around a periphery of the integrated circuit region; a trench around the seal ring and exposing a sidewall of the dielectric stack; and a moisture blocking layer continuously covering the integrated circuit region and extending to the sidewall of the dielectric stack, thereby sealing a boundary between two adjacent dielectric films in the dielectric stack.Type: GrantFiled: August 23, 2021Date of Patent: October 29, 2024Assignee: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Kuo-Yuh Yang, Chia-Huei Lin, Chu-Chun Chang
-
Publication number: 20240332201Abstract: A semiconductor structure includes following components. A first substrate has a first surface and a second surface opposite to each other. An HBT device is located on the first substrate and includes a collector, a base, and an emitter. A first interconnect structure is electrically connected to the base, located on the first surface, and extends to the second surface. A second interconnect structure is electrically connected to the emitter, located on the first surface, and extends to the second surface. A third interconnect structure is located on the second surface and electrically connected to the collector. An MOS transistor device is located on a second substrate and includes a gate, a first source and drain region, and a second source and drain region. Interconnect structures on the second substrate electrically connect the base to the first source and drain region and electrically connect the emitter to the gate.Type: ApplicationFiled: June 14, 2024Publication date: October 3, 2024Applicant: United Microelectronics Corp.Inventors: Purakh Raj Verma, Su Xing
-
Patent number: 12087712Abstract: A method for fabricating an integrated circuit device is disclosed. A substrate is provided and an integrated circuit area is formed on the substrate. The integrated circuit area includes a dielectric stack. A seal ring is formed in the dielectric stack and around a periphery of the integrated circuit area. A trench is formed around the seal ring and exposing a sidewall of the dielectric stack. The trench is formed within a scribe line. A moisture blocking layer is formed on the sidewall of the dielectric stack, thereby sealing a boundary between two adjacent dielectric films in the dielectric stack.Type: GrantFiled: March 19, 2023Date of Patent: September 10, 2024Assignee: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Kuo-Yuh Yang, Chia-Huei Lin, Chu-Chun Chang
-
Patent number: 12080622Abstract: A semiconductor structure includes a glass substrate and a device structure. The glass substrate includes a glass layer, a heat dissipation layer and a silicon nitride layer stacked from bottom to top. The device structure includes at least one semiconductor device integrated in a device layer situated over the silicon nitride layer of the glass substrate. Or, the glass substrate includes a glass layer and a silicon nitride layer stacked from bottom to top. The device structure includes at least one semiconductor device integrated in a device layer, and a heat dissipation layer is stacked on the device layer, wherein the heat dissipation layer is bonded with the silicon nitride layer of the glass substrate. The present invention also provides a method of wafer bonding for manufacturing said semiconductor structure.Type: GrantFiled: April 18, 2023Date of Patent: September 3, 2024Assignee: UNITED MICROELECTRONICS CORP.Inventors: Chia-Liang Liao, Purakh Raj Verma, Ching-Yang Wen, Chee Hau Ng
-
Patent number: 12046659Abstract: A semiconductor structure includes following components. A first substrate has a first surface and a second surface opposite to each other. An HBT device is located on the first substrate and includes a collector, a base, and an emitter. A first interconnect structure is electrically connected to the base, located on the first surface, and extends to the second surface. A second interconnect structure is electrically connected to the emitter, located on the first surface, and extends to the second surface. A third interconnect structure is located on the second surface and electrically connected to the collector. An MOS transistor device is located on a second substrate and includes a gate, a first source and drain region, and a second source and drain region. Interconnect structures on the second substrate electrically connect the base to the first source and drain region and electrically connect the emitter to the gate.Type: GrantFiled: April 20, 2022Date of Patent: July 23, 2024Assignee: United Microelectronics Corp.Inventors: Purakh Raj Verma, Su Xing
-
Publication number: 20240234350Abstract: A semiconductor device includes a first wafer having a deep trench capacitor and a second wafer bonded to the first wafer, in which the second wafer includes a first active device on a first silicon-on-insulator (SOI) substrate and a first metal interconnection connected to the first active device and the deep trench capacitor. The first wafer further includes the deep trench capacitor disposed in a substrate, a first inter-layer dielectric (ILD) layer on the deep trench capacitor, a first inter-metal dielectric (IMD) layer on the first ILD layer, and a second metal interconnection in the first ILD layer and the first IMD layer.Type: ApplicationFiled: November 17, 2022Publication date: July 11, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Ching-Yang Wen, XINGXING CHEN
-
Publication number: 20240220994Abstract: There are provided systems and methods for providing application notifications for computing application limitations. A user may engage in a transaction with another user, such as a purchase of goods, services, or other items a merchant using a payment account and/or payment card, such as through a software application. An online transaction processor may provide a monitoring operation to enforce an electronic transaction processing limit on use of one or more account and/or payment limitations via the application. This limit may correspond to a processing limit or throttle, which may limit use of a spending limit in the application below a maximum amount of usage allowed. When the limit is utilized, the online transaction processor may determine that the throttle is approved or violated and may allow a user to configure such limitation through slidable and/or adjustable application icons and interfaces.Type: ApplicationFiled: December 30, 2022Publication date: July 4, 2024Inventors: Hans Raj Verma, Russell Frank Cummer
-
Publication number: 20240220995Abstract: There are provided systems and methods for providing application notifications for computing application limitations. A user may engage in a transaction with another user, such as a purchase of goods, services, or other items a merchant using a payment account and/or payment card, such as through a software application. An online transaction processor may provide a monitoring operation to enforce an electronic transaction processing limit on use of one or more account and/or payment limitations via the application. This limit may correspond to a processing limit or throttle, which may limit use of a spending limit in the application below a maximum amount of usage allowed. When the limit is utilized, the online transaction processor may determine that the throttle is approved or violated and may allow a user to configure such limitation through slidable and/or adjustable application icons and interfaces.Type: ApplicationFiled: December 30, 2022Publication date: July 4, 2024Inventors: Hans Raj Verma, Russell Frank Cummer
-
Publication number: 20240178137Abstract: A method for determining antenna rule for a radio-frequency (RF) device includes the steps of forming a gate structure on a substrate, forming a source/drain region adjacent to the gate structure, forming a first metal routing on the source/drain region, and then forming a second metal routing on the gate structure. Preferably, a sum of an area of the first metal routing and an area of the second metal routing divided by an area of the gate structure is less than a ratio.Type: ApplicationFiled: February 10, 2023Publication date: May 30, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: XINGXING CHEN, Ching-Yang Wen, Purakh Raj Verma
-
Publication number: 20240170490Abstract: A semiconductor structure includes a semiconductor on insulator (SOI) substrate, a first electrically conductive structure, and a second electrically conductive structure. The SOI substrate includes a base substrate, a buried insulation layer disposed on the base substrate, a semiconductor layer disposed on the buried insulation layer, and a trap rich layer disposed between the buried insulation layer and the base substrate. At least a part of the first electrically conductive structure and at least a part of the second electrically conductive structure are disposed in the trap rich layer. A part of the trap rich layer is disposed between the first electrically conductive structure and the second electrically conductive structure. The first electrically conductive structure, the second electrically conductive structure, and the trap rich layer disposed between the first electrically conductive structure and the second electrically conductive structure are at least a portion of an anti-fuse structure.Type: ApplicationFiled: January 29, 2024Publication date: May 23, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: BO TAO, Li Wang, Ching-Yang Wen, Purakh Raj Verma, Zhibiao Zhou, Dong Yin, Gang Ren, Jian Xie
-
Publication number: 20240162093Abstract: A method for fabricating semiconductor device includes first providing a substrate having a core region, a LNA region, a I/O region, and a PA region, forming a first gate structure on the LNA region, a second gate structure on the PA region, a third gate structure on the core region, and a fourth gate structure on the I/O region, forming an interlayer dielectric (ILD) layer on the first gate structure, the second gate structure, the third gate structure, and the fourth gate structure, and then forming a first hard mask on the first gate structure and a second hard mask on the second gate structure. Preferably, a width of the first hard mask is greater than a width of the first gate structure.Type: ApplicationFiled: December 13, 2022Publication date: May 16, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Chu-Chun Chang, Purakh Raj Verma, Chia-Huei Lin, Kuo-Yuh Yang
-
Publication number: 20240136312Abstract: A semiconductor device includes a first wafer having a deep trench capacitor and a second wafer bonded to the first wafer, in which the second wafer includes a first active device on a first silicon-on-insulator (SOI) substrate and a first metal interconnection connected to the first active device and the deep trench capacitor. The first wafer further includes the deep trench capacitor disposed in a substrate, a first inter-layer dielectric (ILD) layer on the deep trench capacitor, a first inter-metal dielectric (IMD) layer on the first ILD layer, and a second metal interconnection in the first ILD layer and the first IMD layer.Type: ApplicationFiled: November 17, 2022Publication date: April 25, 2024Applicant: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Ching-Yang Wen, XINGXING CHEN
-
Patent number: 11955292Abstract: A structure of capacitors connected in parallel includes a substrate. A trench embedded in the substrate. Numerous electrode layers respectively conformally fill in and cover the trench. The electrode layers are formed of numerous nth electrode layers, wherein n is a positive integer from 1 to M, and M is not less than 3. The nth electrode layer with smaller n is closer to the sidewall of the trench. When n equals to M, the Mth electrode layer fills in the center of the trench, and the top surface of the Mth electrode is aligned with the top surface of the substrate. A capacitor dielectric layer is disposed between the adjacent electrode layers. A first conductive plug contacts the nth electrode layer with odd-numbered n. A second conductive plug contacts the nth electrode layer with even-numbered n.Type: GrantFiled: November 15, 2022Date of Patent: April 9, 2024Assignee: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Ching-Yang Wen, Xingxing Chen, Chao Jin
-
Patent number: 11929213Abstract: A structure of capacitors connected in parallel includes a substrate. A trench embedded in the substrate. Numerous electrode layers respectively conformally fill in and cover the trench. The electrode layers are formed of numerous nth electrode layers, wherein n is a positive integer from 1 to M, and M is not less than 3. The nth electrode layer with smaller n is closer to the sidewall of the trench. When n equals to M, the Mth electrode layer fills in the center of the trench, and the top surface of the Mth electrode is aligned with the top surface of the substrate. A capacitor dielectric layer is disposed between the adjacent electrode layers. A first conductive plug contacts the nth electrode layer with odd-numbered n. A second conductive plug contacts the nth electrode layer with even-numbered n.Type: GrantFiled: April 21, 2020Date of Patent: March 12, 2024Assignee: UNITED MICROELECTRONICS CORP.Inventors: Purakh Raj Verma, Ching-Yang Wen, Xingxing Chen, Chao Jin