Patents by Inventor RAJA PRABHU J.

RAJA PRABHU J. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190384351
    Abstract: A phase locked loop (PLL) includes a multiplexer (MUX), a phase detector, a filter block, an oscillator, a frequency divider, and a clock switch controller, and achieves hitless switching between a primary clock and a redundant clock. The clock switch controller, upon detecting a condition requiring switching from the primary clock to the redundant clock, is operable to restart the feedback divider synchronously with respect to the redundant clock, and derive the output of the PLL from the redundant clock. The PLL further includes a delay block to process delayed phase error signals generated by the phase detector. The PLL performs hitless clock switching in the event of input clock loss or in response to a command to switch input clocks. The PLL further includes circuitry for estimating and cancelling residual phase errors.
    Type: Application
    Filed: May 22, 2019
    Publication date: December 19, 2019
    Applicant: Aura Semiconductor Pvt. Ltd
    Inventors: Raja Prabhu J, Ankit Seedher, Augusto Marques, Srinath Sridharan, Kulbhushan Thakur
  • Publication number: 20190386644
    Abstract: A frequency divider includes a set of frequency-dividing units coupled in series in a sequential order, with the sequence of frequency-dividing units including a lowest unit and a highest unit, with the remaining units being disposed in series between the lowest unit and the highest unit. The lowest unit is coupled to receive an input clock whose frequency is to be divided and provided as an output clock. Each frequency-dividing unit in the set is coupled to receive a corresponding first clock as an input and is operable to generate a corresponding second clock as an output. The frequency divider includes a logic block to generate a first set of edges of the output clock synchronous with the input clock. The logic block is designed to generate a second set of edges of the output clock synchronous with the output clock of a highest operative frequency-dividing unit in the set.
    Type: Application
    Filed: May 3, 2019
    Publication date: December 19, 2019
    Applicant: RMZ Ecoworld SEZ, Building 4C
    Inventors: Nigesh Baladhandapani, Sharanaprasad Melkundi, Raja Prabhu J, Augusto Marques
  • Patent number: 9742414
    Abstract: A phase frequency detector (PFD) includes a first circuit portion and a second circuit portion. The first circuit portion receives a reference signal and activates a first error signal if the phase of the reference frequency leads the phase of a feedback signal. The second circuit portion receives the reference and activates a second error signal if the phase of the reference frequency lags the phase of the feedback signal. The first circuit portion is powered by a first power supply, and the second circuit portion is powered by a second power supply. A PLL implemented using the PFD generates a frequency output with minimized jitter.
    Type: Grant
    Filed: December 15, 2015
    Date of Patent: August 22, 2017
    Assignee: AURA SEMICONDUCTOR PVT. LTD
    Inventors: Raja Prabhu J, Augusto Marques, Srinath Sridharan, Ankit Seedher, Sriharsha Vasadi
  • Publication number: 20160336923
    Abstract: A low phase-noise phase locked loop (PLL). In an embodiment, the PLL includes a charge pump that includes a first switch, a second switch, a first resistor and a second resistor, which are connected in series. The first switch is provided between a power supply node and the first resistor, while the second switch is provided between the second resistor and a ground node. The junction of the first resistor and the second resistor provides the output of the charge pump. The first switch and the second switch are operated to be open or closed by outputs of a phase frequency detector of the PLL. In another embodiment, the charge pump and the low-pass filter of the PLL are implemented to process differential signals. Such implementation of the charge pump enables the PLL to generate an output signal with reduced phase-noise.
    Type: Application
    Filed: February 24, 2016
    Publication date: November 17, 2016
    Inventors: ANKIT SEEDHER, Raja Prabhu J, Sriharsha Vasadi, Augusto Marques, Srinath Sridharan
  • Publication number: 20160329902
    Abstract: A phase frequency detector (PFD) includes a first circuit portion and a second circuit portion. The first circuit portion receives a reference signal and activates a first error signal if the phase of the reference frequency leads the phase of a feedback signal. The second circuit portion receives the reference and activates a second error signal if the phase of the reference frequency lags the phase of the feedback signal. The first circuit portion is powered by a first power supply, and the second circuit portion is powered by a second power supply. A PLL implemented using the PFD generates a frequency output with minimized jitter.
    Type: Application
    Filed: December 15, 2015
    Publication date: November 10, 2016
    Inventors: RAJA PRABHU J., Augusto Marques, Srinath Sridharan, Ankit Seedher, Sriharsha Vasadi