Patents by Inventor Rajeeva Lahri

Rajeeva Lahri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5661046
    Abstract: A BiCMOS method and device. The BiCMOS device achieves improved performance through the use of wrap-around silicide contacts, improved MOS gate formation, the use of n- and p-type LDD's, the formation of very shallow base regions in bipolar transistors, and through separate implants for base regions of the bipolar transistors and source/drains of the MOSFETS.
    Type: Grant
    Filed: August 4, 1994
    Date of Patent: August 26, 1997
    Assignee: National Semiconductor Corporation
    Inventors: Vida Ilderem, Ali A. Iranmanesh, Alan G. Solheim, Christopher S. Blair, Rick C. Jerome, Rajeeva Lahri, Madan Biswal
  • Patent number: 5338694
    Abstract: A BiCMOS method and device. The BiCMOS device achieves improved performance through the use of wrap-around silicide contacts, improved MOS gate formation, the use of n- and p-type LDD's, the formation of very shallow base regions in bipolar transistors, and through separate implants for base regions of the bipolar transistors and source/drains of the MOSFETS.
    Type: Grant
    Filed: March 9, 1992
    Date of Patent: August 16, 1994
    Assignee: National Semiconductor Corporation
    Inventors: Vida Ilderem, Ali A. Iranmanesh, Alan G. Solheim, Christopher S. Blair, Rick C. Jerome, Rajeeva Lahri, Madan Biswal
  • Patent number: 5338696
    Abstract: A BiCMOS method and device. The BiCMOS device achieves improved performance through the use of wraparound silicide contacts, improved MOS gate formation, the use of n- and p-type LDD's, the formation of very shallow base regions in bipolar transistors, and through separate implants for base regions of the bipolar transistors and source/drains of the MOSFETS.
    Type: Grant
    Filed: March 1, 1993
    Date of Patent: August 16, 1994
    Assignee: National Semiconductor Corporation
    Inventors: Vida Ilderem, Ali A. Iranmanesh, Alan G. Solheim, Christopher S. Blair, Rick C. Jerome, Rajeeva Lahri, Madan Biswal
  • Patent number: 5139961
    Abstract: A high performance bipolar transistor and a method of fabrication. Base resistance is reduced by a self-aligned silicide formed in the single-crystal region of the extrinsic base, thereby eliminating the polysilicon to single-crystal contact resistance as well as shunting the resistance of the single-crystal extrinsic base region. Oxide from the sidewall of the polysilicon local interconnection is selectively removed prior to silicide formation. Therefore, selected sidewalls of the poly interconnect layer also becomes silicided. This results in significant reductions in resistance of the interconnection, particularly for sub-micron geometries. Improved techniques for forming field oxide regions and for forming base regions of bipolar transistors are also disclosed.
    Type: Grant
    Filed: April 2, 1990
    Date of Patent: August 18, 1992
    Assignee: National Semiconductor Corporation
    Inventors: Alan G. Solheim, Bamdad Bastani, James L. Bouknight, George E. Ganschow, Bancherd Delong, Rajeeva Lahri, Steve M. Leibiger, Christopher S. Blair, Rick C. Jerome, Madan Biswal, Tad Davies, Vida Ilderem, Ali A. Iranmanesh