Patents by Inventor Rajiv Kapoor

Rajiv Kapoor has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130166883
    Abstract: A method and apparatus for including in a processor instructions for performing logical-comparison and branch support operations on packed or unpacked data. In one embodiment, instruction decode logic decodes instructions for an execution unit to operate on packed data elements including logical comparisons. A register file including 128-bit packed data registers stores packed single-precision floating point (SPFP) and packed integer data elements. The logical comparisons may include comparison of SPFP data elements and comparison of integer data elements and setting at least one bit to indicate the results. Based on these comparisons, branch support actions are taken. Such branch support actions may include setting the at least one bit, which in turn may be utilized by a branching unit in response to a branch instruction. Alternatively, the branch support actions may include branching to an indicated target code location.
    Type: Application
    Filed: February 8, 2013
    Publication date: June 27, 2013
    Inventors: Rajiv Kapoor, Ronen Zohar, Mark Buxton, Zeev Sperber, Koby Gottlieb
  • Publication number: 20130046959
    Abstract: A method and apparatus for including in a processor instructions for performing logical-comparison and branch support operations on packed or unpacked data. In one embodiment, instruction decode logic decodes instructions for an execution unit to operate on packed data elements including logical comparisons. A register file including 128-bit packed data registers stores packed single-precision floating point (SPFP) and packed integer data elements. The logical comparisons may include comparison of SPFP data elements and comparison of integer data elements and setting at least one bit to indicate the results. Based on these comparisons, branch support actions are taken. Such branch support actions may include setting the at least one bit, which in turn may be utilized by a branching unit in response to a branch instruction. Alternatively, the branch support actions may include branching to an indicated target code location.
    Type: Application
    Filed: October 19, 2012
    Publication date: February 21, 2013
    Inventors: Rajiv Kapoor, Ronen Zohar, Mark Buxton, Zeev Sperber, Koby Gottlieb
  • Publication number: 20130046960
    Abstract: A method and apparatus for including in a processor instructions for performing logical-comparison and branch support operations on packed or unpacked data. In one embodiment, instruction decode logic decodes instructions for an execution unit to operate on packed data elements including logical comparisons. A register file including 128-bit packed data registers stores packed single-precision floating point (SPFP) and packed integer data elements. The logical comparisons may include comparison of SPFP data elements and comparison of integer data elements and setting at least one bit to indicate the results. Based on these comparisons, branch support actions are taken. Such branch support actions may include setting the at least one bit, which in turn may be utilized by a branching unit in response to a branch instruction. Alternatively, the branch support actions may include branching to an indicated target code location.
    Type: Application
    Filed: October 19, 2012
    Publication date: February 21, 2013
    Inventors: Rajiv Kapoor, Ronen Zohar, Mark Buxton, Zeev Sperber, Koby Gottlieb
  • Patent number: 8380780
    Abstract: A method and apparatus for including in a processor instructions for performing logical-comparison and branch support operations on packed or unpacked data. In one embodiment, a processor is coupled to a memory. The memory has stored therein a first data and a second data. The processor performs logical comparisons on the first and second data. The logical comparisons may be performed on each bit of the first and second data, or may be performed only on certain bits. For at least one embodiment, at least the first data includes packed data elements, and the logical comparisons are performed on the most significant bits of the packed data elements. The logical comparisons may include comparison of the same respective bits of the first and second data, and also includes logical comparisons of bits of the first data with the complement of the corresponding bits of the second data. Based on these comparisons, branch support actions are taken.
    Type: Grant
    Filed: April 8, 2011
    Date of Patent: February 19, 2013
    Assignee: Intel Corporation
    Inventors: Rajiv Kapoor, Ronen Zohar, Mark Buxton, Zeev Sperber, Koby Gottlieb
  • Publication number: 20110191570
    Abstract: A method and apparatus for including in a processor instructions for performing logical-comparison and branch support operations on packed or unpacked data. In one embodiment, a processor is coupled to a memory. The memory has stored therein a first data and a second data. The processor performs logical comparisons on the first and second data. The logical comparisons may be performed on each bit of the first and second data, or may be performed only on certain bits. For at least one embodiment, at least the first data includes packed data elements, and the logical comparisons are performed on the most significant bits of the packed data elements. The logical comparisons may include comparison of the same respective bits of the first and second data, and also includes logical comparisons of bits of the first data with the complement of the corresponding bits of the second data. Based on these comparisons, branch support actions are taken.
    Type: Application
    Filed: April 8, 2011
    Publication date: August 4, 2011
    Inventors: Rajiv Kapoor, Ronen Zohar, Mark Buxton, Koby Gottlieb
  • Patent number: 7958181
    Abstract: A method and apparatus for including in a processor instructions for performing logical-comparison and branch support operations on packed or unpacked data. In one embodiment, a processor is coupled to a memory. The memory has stored therein a first data and a second data. The processor performs logical comparisons on the first and second data. The logical comparisons may be performed on each bit of the first and second data, or may be performed only on certain bits. For at least one embodiment, at least the first data includes packed data elements, and the logical comparisons are performed on the most significant bits of the packed data elements. The logical comparisons may include comparison of the same respective bits of the first and second data, and also includes logical comparisons of bits of the first data with the complement of the corresponding bits of the second data. Based on these comparisons, branch support actions are taken.
    Type: Grant
    Filed: September 21, 2006
    Date of Patent: June 7, 2011
    Assignee: Intel Corporation
    Inventors: Rajiv Kapoor, Ronen Zohar, Mark Buxton, Zeev Sperber, Koby Gottlieb
  • Publication number: 20080091991
    Abstract: A method and apparatus for including in a processor instructions for performing logical-comparison and branch support operations on packed or unpacked data. In one embodiment, a processor is coupled to a memory. The memory has stored therein a first data and a second data. The processor performs logical comparisons on the first and second data. The logical comparisons may be performed on each bit of the first and second data, or may be performed only on certain bits. For at least one embodiment, at least the first data includes packed data elements, and the logical comparisons are performed on the most significant bits of the packed data elements. The logical comparisons may include comparison of the same respective bits of the first and second data, and also includes logical comparisons of bits of the first data with the complement of the corresponding bits of the second data. Based on these comparisons, branch support actions are taken.
    Type: Application
    Filed: September 21, 2006
    Publication date: April 17, 2008
    Inventors: Rajiv Kapoor, Ronen Zohar, Mark Buxton, Koby Gottlieb
  • Patent number: 6324179
    Abstract: An Asynchronous Transfer Mode (ATM) network comprising a plurality of ATM switches may be arranged so that it receives calls from Synchronous Transfer Mode (STM) switches that employ in-band signaling by first converting in-band signals received from an STM switch to an out-of-band signaling message and then transmitting the message to the ATM switch that will route the associated call toward its destination. At an interface which interfaces the ATM switch with the out-of-band signaling network, the contents of the received message are converted to a form suitable for presentation to the ATM switch. For example, the identity of the trunk over which the call will be routed from the STM switch to the ATM switch is converted to a virtual channel identifier.
    Type: Grant
    Filed: December 21, 1994
    Date of Patent: November 27, 2001
    Assignee: Lucent Technologies Inc.
    Inventors: Bharat Tarachand Doshi, N. Farber, P. Harshavardhana, Rajiv Kapoor, Arik Kashper, Steven S. Katz, Kathleen S. Meier-Hellstern, Thomas S. Giuffrida
  • Patent number: 5568475
    Abstract: An Asynchronous Transfer(ATM) network comprising a plurality of ATM switches may be arranged so that it receives calls from Synchronous Transfer Mode (STM) switches that employ out-of-band signaling such that the ATM switches communicate telephone call signaling information between each other and the STM switches via an out-of-band signaling network associated with the ATM network and interface with out-of-band networks associated with the STM switches.
    Type: Grant
    Filed: December 21, 1994
    Date of Patent: October 22, 1996
    Assignee: Lucent Technologies Inc.
    Inventors: Bharat T. Doshi, N. Farber, P. Harshavardhana, Rajiv Kapoor, Arik Kashper, Steven S. Katz, Kathleen S. Meier-Hellstern, Thomas S. Guiffrida
  • Patent number: 5483527
    Abstract: An Asynchronous Transfer Mode (ATM) network comprising a plurality of ATM switches may be arranged so that it may receive for routing telephone calls originating at Synchronous Transfer Mode (STM) switches. This may be done in the ATM network by accumulating voice signals as they are received from a STM switch and forming an ATM data-cell payload when the accumulation includes a predetermined number of the voice signals, e.g., 48 voice signals. The payload and a header, including a virtual channel identifier determined as a function of the identity of the STM trunk over which the voice signals were received, may then be supplied to an associated ATM switch for routing to an intended destination.
    Type: Grant
    Filed: December 21, 1994
    Date of Patent: January 9, 1996
    Assignee: AT&T Corp.
    Inventors: Bharat T. Doshi, N. Farber, P. Harshavardhana, Rajiv Kapoor, Arik Kashper, Steven S. Katz, Kathleen S. Meier-Hellstern