Patents by Inventor Ralph Haines

Ralph Haines has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8270231
    Abstract: A configurable processor architecture uses a common simulation database for multiple processor configurations to reduce the cost of producing customized processor configurations. An unchanging core portion is used in each processor configuration. To support different memory modules, identification signals are provided from the memory modules or an identification module to configure the core portion.
    Type: Grant
    Filed: October 26, 2010
    Date of Patent: September 18, 2012
    Assignee: Infineon Technologies AG
    Inventors: Klaus J. Oberlaender, Ralph Haines, Eric Chesters, Dirk Behrens
  • Publication number: 20110032029
    Abstract: A configurable processor architecture uses a common simulation database for multiple processor configurations to reduce the cost of producing customized processor configurations. An unchanging core portion is used in each processor configuration. To support different memory modules, identification signals are provided from the memory modules or an identification module to configure the core portion.
    Type: Application
    Filed: October 26, 2010
    Publication date: February 10, 2011
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Klaus J. OBERLAENDER, Ralph Haines, Eric Chesters, Dirk Behrens
  • Patent number: 7821849
    Abstract: A configurable processor architecture uses a common simulation database for multiple processor configurations to reduce the cost of producing customized processor configurations. An unchanging core portion is used in each processor configuration. To support different memory modules, identification signals are provided from the memory modules or an identification module to configure the core portion.
    Type: Grant
    Filed: February 8, 2008
    Date of Patent: October 26, 2010
    Assignee: Infineon Technologies AG
    Inventors: Klaus J. Oberlaender, Ralph Haines, Eric Chesters, Dirk Behrens
  • Publication number: 20080195835
    Abstract: A configurable processor architecture uses a common simulation database for multiple processor configurations to reduce the cost of producing customized processor configurations. An unchanging core portion is used in each processor configuration. To support different memory modules, identification signals are provided from the memory modules or an identification module to configure the core portion.
    Type: Application
    Filed: February 8, 2008
    Publication date: August 14, 2008
    Applicant: Infineon Technologies AG
    Inventors: KLAUS J. OBERLAENDER, RALPH HAINES, ERIC CHESTERS, DRIK BEHRENS
  • Patent number: 7339837
    Abstract: A configurable processor architecture uses a common simulation database for multiple processor configurations to reduce the cost of producing customized processor configurations. An unchanging core portion is used in each processor configuration. To support different memory modules, identification signals are provided from the memory modules or an identification module to configure the core portion.
    Type: Grant
    Filed: May 18, 2004
    Date of Patent: March 4, 2008
    Assignee: Infineon Technologies AG
    Inventors: Klaus J. Oberlaender, Ralph Haines, Eric Chesters, Dirk Behrens
  • Patent number: 7281228
    Abstract: An embedded processor architecture includes a processing core with configurable memory system. Memory components can be inserted, omitted and resized in different configuration of the memory system without causing irregular features that may cause wasted silicon area. Furthermore, all the various configurations of the memory system are designed to interface with the processing core so that the processing core can be reused without change.
    Type: Grant
    Filed: February 11, 2004
    Date of Patent: October 9, 2007
    Assignee: Infineon Technologies AG
    Inventors: Klaus J. Oberlaender, Ralph Haines
  • Publication number: 20050258517
    Abstract: A configurable processor architecture uses a common simulation database for multiple processor configurations to reduce the cost of producing customized processor configurations. An unchanging core portion is used in each processor configuration. To support different memory modules, identification signals are provided from the memory modules or an identification module to configure the core portion.
    Type: Application
    Filed: May 18, 2004
    Publication date: November 24, 2005
    Applicant: Infineon Technologies NA Corp.
    Inventors: Klaus Oberlaender, Ralph Haines, Eric Chesters, Dirk Behrens
  • Publication number: 20050177697
    Abstract: An embedded processor architecture includes a processing core with configurable memory system. Memory components can be inserted, omitted and resized in different configuration of the memory system without causing irregular features that may cause wasted silicon area. Furthermore, all the various configurations of the memory system are designed to interface with the processing core so that the processing core can be reused without change.
    Type: Application
    Filed: February 11, 2004
    Publication date: August 11, 2005
    Applicant: Infineon Technologies, Inc.
    Inventors: Klaus Oberlaender, Ralph Haines
  • Patent number: 5752269
    Abstract: Memory requests are pipelined to an external memory by forming a memory address during the same clock cycle that the associated instruction is executed, issuing a ready signal during the clock cycle that precedes the clock cycle in which information is output from an external memory, and directing information received from the external memory to a register file during the same clock cycle that the information is received. In addition, when an instruction requires the information that was requested by the previous instruction, the information is directed to an arithmetic logic unit (ALU) during the same clock cycle that the information is received. As a result, the cycle time required to retrieve information stored in a DRAM can be substantially reduced.
    Type: Grant
    Filed: May 26, 1995
    Date of Patent: May 12, 1998
    Assignee: National Semiconductor Corporation
    Inventors: Robert J. Divivier, Ralph Haines, Mario D. Nemirovsky, Alexander Perez
  • Patent number: 5551355
    Abstract: An apparatus for incinerating the metal shaft of hypodermic needles which includes a housing having adjustable electrodes mounted therein which when supplied with electric current and contacted with a metal shaft of a needle will instantly disintegrate the needle to a safe residue which is collected in a tray within the housing. Gases generated within the housing from the incineration process are purified by passing through filters and ionizers before being vented to atmosphere.
    Type: Grant
    Filed: May 1, 1995
    Date of Patent: September 3, 1996
    Inventors: Ralph Haines, Klaus Heidelberger, Brian Lang, William D. Mitchell, Petar Stancu