Patents by Inventor Ramesh C. Varshney

Ramesh C. Varshney has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4703436
    Abstract: Wafer level integration is provided by using individually integrated circuits on a wafer substrate and generating an electrically ordered matrix of functional integrated circuits assigned from a random distribution of functional, partially functional, and non-functional circuits. Each circuit is individually tested for functionality and thereafter a conductive grid is formed on said wafer to interconnect all of the circuits on the wafer. Circuits that are tested as being non-functional are isolated prior to formation of the interconnecting grid by eliminating fuses that provide connections between the defective circuit and the conductive grid. Each matrix row includes redundant decoder lines. The redundant decoder lines are programmed to reassign functional circuits from a semiconductor wafer substrate location to a matrix row location in another matrix row having defective circuits. In this way, complete functional matrix rows are formed.
    Type: Grant
    Filed: February 1, 1984
    Date of Patent: October 27, 1987
    Assignee: Inova Microelectronics Corporation
    Inventor: Ramesh C. Varshney
  • Patent number: 4567580
    Abstract: A disabling circuit 71 responsive to a control signal 81 generated by applying to an IC pin 86 a signal outside the range of normal operating voltages of the device 16. The disabling circuit 71 grounds the output of are dundant address decoder such as 31 to disable a spare element 37 of the device 16, allowing identification of repaired elements.
    Type: Grant
    Filed: June 29, 1983
    Date of Patent: January 28, 1986
    Assignee: Fairchild Camera & Instrument Corporation
    Inventor: Ramesh C. Varshney
  • Patent number: 4496852
    Abstract: A clock generator circuit for producing with very little power dissipation an output clock signal having levels determined by positive and negative power supply levels from an input clock signal having levels determined by the positive power supply level and ground. In a low state of the input clock signal, an upper or first transistor of an output transistor pair connected in series between positive and negative power supply levels is turned off by applying a ground level to the base thereof, while the lower or second transistor of the output transistor pair is turned off by applying a positive potential to its base. When the input clock signal makes a transition from the low state to the high state, a bootstrap capacitor is charged between the positive and negative power supply levels to provide a boosted positive voltage to turn on the upper transistor. While the bootstrap capacitor is charging, the base of the lower transistor is lightly grounded to partially turn it on.
    Type: Grant
    Filed: November 15, 1982
    Date of Patent: January 29, 1985
    Assignee: International Business Machines Corporation
    Inventors: Eugene M. Blaser, Paul W. Chung, Ramesh C. Varshney
  • Patent number: 4495603
    Abstract: A semiconductor memory system is organized into a plurality of segments and is equipped with multiplexed or multifunctional pin for input/output purposes; e.g. the memory address pins, since there is a portion of each memory cycle during which the logic state of the address pins is unimportant. Logic means is provided for coupling the multiplexed pins to the memory segments through the input/output lines upon the occurrence of a test clock signal. The test clock signal is generated during the don't-care portion of the memory cycle.
    Type: Grant
    Filed: July 31, 1980
    Date of Patent: January 22, 1985
    Inventor: Ramesh C. Varshney
  • Patent number: 4493060
    Abstract: An SPS CCD memory using two phase clocking in the serial registers and ripple clocking in the parallel registers with interlacing transfer of charge in the parallel registers to the output serial registers. First alternate parallel registers are coupled to the output register through first transfer gates and first storage gates, and second alternate parallel registers are coupled to the output register through second transfer gates and second storage gates. Third storage gates are provided with each third storage gate alternately receiving charge from a first storage gate and a second storage gate with the third gate delivering the charge to the same storage element of the output register. By linearly staggering the endmost gates of the first alternate parallel registers and the second alternate parallel registers, the interlacing of charge occurs at the endmost gate of the parallel registers.
    Type: Grant
    Filed: October 20, 1983
    Date of Patent: January 8, 1985
    Assignee: Fairchild Camera & Instrument Corp.
    Inventor: Ramesh C. Varshney
  • Patent number: 4480199
    Abstract: A circuit for providing an identification signal indicative of whether or not an integrated circuit has been repaired includes a circuit which operates at potentials outside the normal range of the integrated circuit. The circuit includes at least one transistor T1 serially connected between a TTL pin 10 of the integrated circuit and a fuse F1. The fuse F1 is also connected to a potential source V.sub.CC. If the integrated circuit is repaired the fuse F1 is opened, and consequently, application of a potential outside the normal range will cause current to flow if fuse F1 has not been opened, and cause no current to flow if fuse F1 has been opened.
    Type: Grant
    Filed: March 19, 1982
    Date of Patent: October 30, 1984
    Assignee: Fairchild Camera & Instrument Corp.
    Inventors: Ramesh C. Varshney, Robert J. Strain
  • Patent number: 4476546
    Abstract: A programmable address buffer for coupling external addresses to a desired pair of internal memory addresses includes A and B address inputs 11 and 12, a B address output 15 coupled to the B address input 12, a first inverter I30 coupled to the B address input and a B address output, a first switch S2 coupled to switchably connect one of the A and B address inputs 11 and 12 to a node, an A address output coupled to the first node, a second inverter I10 connected to the first node, a third inverter I20 connected between the second node and an A output 14, and a second switch S1 coupled to the second node to switchably connect one of the first node or the second inverter I10 to the second node.In another embodiment an electrical circuit for controlling the addressing of functional sections of a partially functional product includes a first pin 100 coupled by a first fuse F.sub.1 to a first address buffer 150, and a second pin 110 coupled by a second fuse F.sub.
    Type: Grant
    Filed: March 19, 1982
    Date of Patent: October 9, 1984
    Assignee: Fairchild Camera & Instrument Corp.
    Inventor: Ramesh C. Varshney
  • Patent number: 4462846
    Abstract: A method of providing recessed oxide isolation layers employs prior art techniques to the point at which a photoetched recess has exposed the semiconductor surface in which the recessed oxide isolation layer is to be grown. The semiconductor wafer is then subjected to a nitride layer formation procedure. The nitride layer formed extends into a photoetched recess and forms a nitride layer on the side surfaces of the recess. The newly deposited nitride layer is subjected to an etching process which etches vertically only, exposing the semiconductor surface in a pattern defined by the nitride coated recess. Since the recess walls are lined with a nitride layer, subsequent oxidation growth is restricted to the recess defined by the nitride coated walls. There is no intrusion of the recessed oxide isolation layer into adjacent active areas of the semiconductor material. Thus, the full active width of adjacent areas of the semiconductor is preserved and greater utilization of the available surface area achieved.
    Type: Grant
    Filed: January 29, 1981
    Date of Patent: July 31, 1984
    Inventor: Ramesh C. Varshney
  • Patent number: 4409676
    Abstract: Diagnostic testing of a charge coupled device is facilitated by interconnecting the reference node of the sense amplifier for each data block in the CCD device with a probe contact on the device, thereby eliminating the need for applying a microprobe to the sensitive reference node. Reference voltages under different operating conditions can be evaluated by measuring the device generated reference voltage or by applying variable reference voltages through the probe contact to the reference node.
    Type: Grant
    Filed: February 19, 1981
    Date of Patent: October 11, 1983
    Assignee: Fairchild Camera & Instrument Corporation
    Inventor: Ramesh C. Varshney
  • Patent number: 4384353
    Abstract: A semiconductor digital memory such as a charge coupled device is provided with error detection capability. Error logic responsive to a group of data on the input bus generates a first error code which is stored in memory along with the group of data. When the data is retrieved from memory similar error logic generates a second error code. The first and second error codes are compared, and if the codes are identical the data is assumed to be correct. If codes differ then the data is discarded or errors therein are identified and corrected.
    Type: Grant
    Filed: February 19, 1981
    Date of Patent: May 17, 1983
    Assignee: Fairchild Camera and Instrument Corp.
    Inventor: Ramesh C. Varshney
  • Patent number: 4354257
    Abstract: A sense amplifier for use with a charge coupled device in which capacitive coupled charge is employed with a flip-flop circuit to accelerate sense and readout. Operation of the amplifier is effected with two external clocks and two internally generated clocks.
    Type: Grant
    Filed: May 23, 1980
    Date of Patent: October 12, 1982
    Assignee: Fairchild Camera and Instrument Corporation
    Inventors: Ramesh C. Varshney, Kalyanasundaram Venkateswaran
  • Patent number: 4275387
    Abstract: A plurality of charge-coupled device shift registers or shift register elements is used to generate a plurality of packets of charge, each proportional to a different reference potential. Using a sense amplifier or comparator, each of the packets of charge is compared, either simultaneously or sequentially, with one or more packets of charge generated by the potential of an analog signal. Signals from the comparator are then supplied to an encoder or a counter to generate a digital signal representative of the analog signal. In one embodiment the plurality of different reference potentials are generated by positioning the shift registers or shift register elements at various locations along a resistance having a potential applied across it.
    Type: Grant
    Filed: April 13, 1979
    Date of Patent: June 23, 1981
    Assignee: Fairchild Camera & Instrument Corp.
    Inventor: Ramesh C. Varshney
  • Patent number: 4272308
    Abstract: A method of providing recessed oxide isolation layers employs prior art techniques to the point at which a photoetched recess has exposed the semiconductor surface in which the recessed oxide isolation layer is to be grown. The semiconductor wafer is then subjected to a nitride layer formation procedure. The nitride layer formed extends into a photoetched recess and forms a nitride layer on the side surfaces of the recess. The newly deposited nitride layer is subjected to an etching process which etches vertically only, exposing the semiconductor surface in a pattern defined by the nitride coated recess. Since the recess walls are lined with a nitride layer, subsequent oxidation growth is restricted to the recess defined by the nitride coated walls. There is no intrusion of the recessed oxide isolation layer into adjacent active areas of the semiconductor material. Thus, the full active width of adjacent areas of the semiconductor is preserved and greater utilization of the available surface area achieved.
    Type: Grant
    Filed: October 10, 1979
    Date of Patent: June 9, 1981
    Inventor: Ramesh C. Varshney