Patents by Inventor Ran Feldesh

Ran Feldesh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9252118
    Abstract: A semiconductor metallurgy includes a ratio of germanium and palladium that provides low contact resistance to both n-type material and p-type material. The metallurgy allows for a contact that does not include gold and is compatible with mass-production CMOS techniques. The ratio of germanium and palladium can be achieved by stacking layers of the materials and annealing the stack, or simultaneously depositing the germanium and palladium on the material where the contact is to be manufactured.
    Type: Grant
    Filed: December 22, 2011
    Date of Patent: February 2, 2016
    Assignees: INTEL CORPORATION, THE REGENTS OF THE UNIVERSITY OF CALIFORNIA
    Inventors: Siddharth Jain, John Bowers, Matthew Sysak, John Heck, Ran Feldesh, Richard Jones, Yoel Shetrit, Michael Geva
  • Publication number: 20140307997
    Abstract: Photonic passivation layers, III-V semiconductor die with offcut edges, and NiGe contact metallization for silicon-based photonic integrated circuits (PICs). In embodiments, a non-sacrificial passivation layer is formed on a silicon photonic element, such as a waveguide for protection of the waveguide surfaces. In embodiments, a III-V semiconductor film is transferred from a III-V growth substrate that is singulated along streets that are misaligned from cleave planes to avoid crystallographic etch artifacts in a layer transfer process. In embodiments, a NiGe contact metallization is employed for both p-type and n-type contacts on a device formed in the transferred III-V semiconductor layer to provide low specific contact resistance and compatibility with MOS processes.
    Type: Application
    Filed: December 20, 2011
    Publication date: October 16, 2014
    Inventors: Hanan Bar, John Heck, Avi Feshali, Ran Feldesh
  • Publication number: 20140050243
    Abstract: A semiconductor metallurgy includes a ratio of germanium and palladium that provides low contact resistance to both n-type material and p-type material. The metallurgy allows for a contact that does not include gold and is compatible with mass-production CMOS techniques. The ratio of germanium and palladium can be achieved by stacking layers of the materials and annealing the stack, or simultaneously depositing the germanium and palladium on the material where the contact is to be manufactured.
    Type: Application
    Filed: December 22, 2011
    Publication date: February 20, 2014
    Inventors: Siddharth Jain, John Bowers, Matthew Sysak, John Heck, Ran Feldesh, Richard Jones, Yoel Shetrit, Michael Geva