Patents by Inventor Randall Cha

Randall Cha has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070075371
    Abstract: An integrated circuit is provided having a base with a first dielectric layer formed thereon. A second dielectric layer is formed over the first dielectric layer. A third dielectric layer is formed in spaced-apart strips over the second dielectric layer. A first trench opening is formed through the first and second dielectric layers between the spaced-apart strips of the third dielectric layer. A second trench opening is formed contiguously with the first trench opening through the first dielectric layer between the spaced-apart strips of the third dielectric layer. Conductor metals in the trench openings form self-aligned trench interconnects.
    Type: Application
    Filed: August 21, 2006
    Publication date: April 5, 2007
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
    Inventors: Yeow Lim, Randall Cha, Alex See, Wang Goh
  • Publication number: 20050101083
    Abstract: A method of fabricating first and second gates comprising the following steps. A substrate having a gate dielectric layer formed thereover is provided. The substrate having a first gate region and a second gate region. A thin first gate layer is formed over the gate dielectric layer. The thin first gate layer within the second gate region is masked to expose a portion of the thin first gate layer within the first gate region. The exposed portion of the thin first gate layer is converted to a thin third gate layer portion. A second gate layer is formed over the thin first and third gate layer portions. The second gate layer and the first and third gate layer portions are patterned to form a first gate within first gate region and a second gate within second gate region.
    Type: Application
    Filed: November 23, 2004
    Publication date: May 12, 2005
    Inventors: Chew Ang, Eng-Hua Lim, Randall Cha, Jia Zheng, Elgin Quek, Mei-Sheng Zhou, Daniel Yen
  • Publication number: 20050089777
    Abstract: A method of forming small features, comprising the following steps. A substrate having a dielectric layer formed thereover is provided. A spacing layer is formed over the dielectric layer. The spacing layer has a thickness equal to the thickness of the small feature to be formed. A patterned, re-flowable masking layer is formed over the spacing layer. The masking layer having a first opening with a width “L”. The patterned, re-flowable masking layer is re-flowed to form a patterned, re-flowed masking layer having a re-flowed first opening with a lower width “l”. The re-flowed first opening lower width “l” being less than the pre-re-flowed first opening width “L”. The spacing layer is etched down to the dielectric layer using the patterned, re-flowed masking layer as a mask to form a second opening within the etched spacing layer having a width equal to the re-flowed first opening lower width “l”. Removing the patterned, re-flowed masking layer.
    Type: Application
    Filed: November 12, 2004
    Publication date: April 28, 2005
    Inventors: Chew-Hoe Ang, Eng Lim, Randall Cha, Jia-Zhen Zheng, Elgin Quek, Mei-Sheng Zhou, Daniel Yen
  • Patent number: 6828082
    Abstract: A method of forming small features, comprising the following steps. A substrate having a dielectric layer formed thereover is provided. A spacing layer is formed over the dielectric layer. The spacing layer has a thickness equal to the thickness of the small feature to be formed. A patterned, re-flowable masking layer is formed over the spacing layer. The masking layer having a first opening with a width “L”. The patterned, re-flowable masking layer is re-flowed to form a patterned, re-flowed masking layer having a re-flowed first opening with a lower width “1”. The re-flowed first opening lower width “1” being less than the pre-reflowed first opening width “L”. The spacing layer is etched down to the dielectric layer using the patterned, re-flowed masking layer as a mask to form a second opening within the etched spacing layer having a width equal to the re-flowed first opening lower width “1”. Removing the patterned, re-flowed masking layer.
    Type: Grant
    Filed: February 8, 2002
    Date of Patent: December 7, 2004
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chew-Hoe Ang, Eng Hua Lim, Randall Cha, Jia-Zhen Zheng, Elgin Quek, Mei-Sheng Zhou, Daniel Yen
  • Patent number: 6764914
    Abstract: A process for forming a high dielectric constant, (High K), layer, for a metal-oxide-metal, capacitor structure, featuring localized oxidation of an underlying metal layer, performed at a temperature higher than the temperature experienced by surrounding structures, has been developed. A first iteration of this process features the use of a laser ablation procedure, performed to a local region of an underlying metal layer, in an oxidizing ambient. The laser ablation procedure creates the desired, high temperature, only at the laser spot, allowing a high K layer to be created at this temperature, while the surrounding structures on a semiconductor substrate, not directly exposed to the laser ablation procedure remain at lower temperatures.
    Type: Grant
    Filed: November 7, 2002
    Date of Patent: July 20, 2004
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Alex See, Cher Liang Randall Cha, Shyue Fong Quek, Ting Cheong Ang, Wye Boon Loh, Sang Yee Loong, Jun Song, Chua Chee Tee
  • Patent number: 6632712
    Abstract: A process for fabricating vertical CMOS devices, featuring variable channel lengths, has been developed. Channel region openings are defined in composite insulator stacks, with the channel length of specific devices determined by the thickness of the composite insulator stack. Selective removal of specific components of the composite insulator stack, in a specific region, allows the depth of the channel openings to be varied. A subsequent epitaxial silicon growth procedure fills the variable depth channel openings, providing the variable length, channel regions for the vertical CMOS devices.
    Type: Grant
    Filed: October 3, 2002
    Date of Patent: October 14, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chew-Hoe Ang, Eng Hua Lim, Randall Cha, Jia Zhen Zheng, Elgin Quek, Mei Sheng Zhou, Daniel Yen
  • Patent number: 6610604
    Abstract: A method of forming narrow gates comprising the following steps. A substrate is provided having an overlying Si3N4 or an SiO2/Si3N4 stack gate dielectric layer. A gate material layer is formed over the gate dielectric layer. A hard mask layer is formed over the gate material layer. The hard mask layer and the gate material layer are patterned to form a hard mask/gate material layer stack. A planarized dielectric layer is formed surrounding the hard mask/gate material layer stack. The patterned hard mask layer is removed from over the patterned gate material layer to form a cavity having exposed dielectric layer side walls. Masking spacers are formed on the exposed dielectric layer side walls over a portion of the patterned gate material layer. The patterned gate material layer is etched using the masking spacers as masks to expose a portion of the gate dielectric layer. The planarized dielectric layer is removed. The masking spacers are removed to form narrow gates comprising gate material.
    Type: Grant
    Filed: February 5, 2002
    Date of Patent: August 26, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chew-Hoe Ang, Eng-Hua Lim, Randall Cha, Jia-Zhen Zheng, Elgin Quek, Mei-Sheng Zhou, Daniel Yen
  • Publication number: 20030152871
    Abstract: A method of forming small features, comprising the following steps. A substrate having a dielectric layer formed thereover is provided. A spacing layer is formed over the dielectric layer. The spacing layer has a thickness equal to the thickness of the small feature to be formed. A patterned, re-flowable masking layer is formed over the spacing layer. The masking layer having a first opening with a width “L”. The patterned, re-flowable masking layer is re-flowed to form a patterned, re-flowed masking layer having a re-flowed first opening with a lower width “1”. The re-flowed first opening lower width “1” being less than the pre-reflowed first opening width “L”. The spacing layer is etched down to the dielectric layer using the patterned, re-flowed masking layer as a mask to form a second opening within the etched spacing layer having a width equal to the re-flowed first opening lower width “1”. Removing the patterned, re-flowed masking layer.
    Type: Application
    Filed: February 8, 2002
    Publication date: August 14, 2003
    Applicant: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chew-Hoe Ang, Eng Hua Lim, Randall Cha, Jia-Zhen Zheng, Elgin Quek, Mei-Sheng Zhou, Daniel Yen
  • Publication number: 20030148617
    Abstract: A method of forming narrow gates comprising the following steps. A substrate is provided having an overlying Si3N4 or an SiO2/Si3N4 stack gate dielectric layer. A gate material layer is formed over the gate dielectric layer. A hard mask layer is formed over the gate material layer. The hard mask layer and the gate material layer are patterned to form a hard mask/gate material layer stack. A planarized dielectric layer is formed surrounding the hard mask/gate material layer stack. The patterned hard mask layer is removed from over the patterned gate material layer to form a cavity having exposed dielectric layer side walls. Masking spacers are formed on the exposed dielectric layer side walls over a portion of the patterned gate material layer. The patterned gate material layer is etched using the masking spacers as masks to expose a portion of the gate dielectric layer. The planarized dielectric layer is removed. The masking spacers are removed to form narrow gates comprising gate material.
    Type: Application
    Filed: February 5, 2002
    Publication date: August 7, 2003
    Applicant: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chew-Hoe Ang, Eng-Hua Lim, Randall Cha, Jia-Zhen Zheng, Elgin Quek, Mei-Sheng Zhou, Daniel Yen
  • Publication number: 20030138188
    Abstract: Disclosed is a method for forming a first optical device and a vertical stand-off on adjacent regions of a substrate. The method comprises the steps of: depositing subsequent layers of optical materials on the substrate and defining features of the optical device by masking and etching regions of at least one layer; defining the transverse extent of the stand-off by protectively masking a separate region of the or each layer that is etched; modifying the relative thickness of an upper section of the stand-off and the first optical device so that a second optical device subsequently supported by the stand-off is in close optical alignment with the first optical device; and etching a trench through one or more layers of material between the vertical stand-off and the first optical device.
    Type: Application
    Filed: November 26, 2002
    Publication date: July 24, 2003
    Inventors: Hwi Siong Lim, Cher Liang Randall Cha, Yee Loy Lam, Kian Hin Victor Teo
  • Publication number: 20030139056
    Abstract: A method for fabricating features of different depth in a semiconductor substrate by differential etching. Each of the features is first defined by a temporary mask and a metal layer is deposited and processed to provide a negative image of the original mask, the metal layer then acting as a protective layer during etching of the semiconductor substrate to fabricate the desired feature. The technique also allows the possibility that portions of two features of different depth may connect by opening into one another.
    Type: Application
    Filed: November 27, 2002
    Publication date: July 24, 2003
    Inventors: Yee Loy Lam, Kian Hin Victor Teo, Hiroshi Nakamura, Cher Liang Randall Cha
  • Publication number: 20030107114
    Abstract: In the present invention, an assembly comprises one or more semiconductor optoelectronic devices sandwiched between two substrates with thermal circuitry so to provide a route by which heat can be transported from both the n-side and p-side of the semiconductor device to a cooling element. The arrangement proposed is robust, benefiting from the stability and flexibility of component integration provide by simultaneous n and p-side down configuration. The arrangement also allows a large thermal gradient to be achieved with respect to the active region of an optoelectronic device from both the n-side and p-side, resulting in fast and efficient heat spreading.
    Type: Application
    Filed: October 8, 2002
    Publication date: June 12, 2003
    Inventors: Yee Loy Lam, Kian Hin Victor Teo, Cher Liang Randall Cha, Theng Theng Goh
  • Publication number: 20030104673
    Abstract: A process for forming a high dielectric constant, (High K), layer, for a metal-oxide-metal, capacitor structure, featuring localized oxidation of an underlying metal layer, performed at a temperature higher than the temperature experienced by surrounding structures, has been developed. A first iteration of this process features the use of a laser ablation procedure, performed to a local region of an underlying metal layer, in an oxidizing ambient. The laser ablation procedure creates the desired, high temperature, only at the laser spot, allowing a high K layer to be created at this temperature, while the surrounding structures on a semiconductor substrate, not directly exposed to the laser ablation procedure remain at lower temperatures.
    Type: Application
    Filed: November 7, 2002
    Publication date: June 5, 2003
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING LTD.
    Inventors: Alex See, Cher Liang Randall Cha, Shyue Fong Quek, Ting Cheong Ang, Wye Boon Loh, Sang Yee Loong, Jun Song, Chua Chee Tee
  • Patent number: 6544848
    Abstract: A new method of forming a sharp tip on a floating gate in the fabrication of a EEPROM memory cell is described. A first gate dielectric layer is provided on a substrate. A second gate dielectric layer is deposited overlying the first gate dielectric layer. A floating gate/control gate stack is formed overlying the second gate dielectric layer. One sidewall portion of the floating gate is covered with a mask. The second gate dielectric layer not covered by the mask is etched away whereby an undercut of the floating gate is formed in the second gate dielectric layer. The mask is removed. Polysilicon spacers are formed on sidewalls of the floating gate wherein one of the polysilicon spacers fills the undercut thereby forming a sharp polysilicon tip to improve the erase efficiency of the memory cell.
    Type: Grant
    Filed: August 20, 2002
    Date of Patent: April 8, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Chew Hoe Ang, Eng Hua Lim, Randall Cha, Jia Zhen Zheng, Elgin Quek, Mei Sheng Zhou, Daniel Yen
  • Patent number: 6534390
    Abstract: The present invention provides an improved semiconductor device of a Silicon/Amorphous Silicon/Metal Structure (SASM) and a method of making an improved semiconductor device by a salicide process by using an anneal to form a thick silicide film on shallow source/drain regions and a chemical-mechanical polish (CMP) step is then performed to remove the silicide over the top of the spacers at the gate, thus breaking the continuity of the silicide film extending from the gate to the source drain region.
    Type: Grant
    Filed: January 16, 2002
    Date of Patent: March 18, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Yung Fu Chong, Randall Cha, Kin Leong Pey
  • Patent number: 6531386
    Abstract: A method of fabricating at least one metal interconnect including the following steps. A structure having at least one exposed conductive structure is provided. A non-stick material layer is formed over the structure and the at least one exposed conductive structure. The non-stick material layer having an upper surface. The non-stick material layer is patterned to form a patterned non-stick material layer having at least one trench therethrough exposing at least a portion of the at least one conductive structure. A metal interconnect is formed in contact with the exposed portion of the at least one conductive structure within the at least one trench wherein the non-stick properties of the patterned non-stick material layer prevent accumulation of the metal comprising the metal interconnect upon the patterned upper surface of the patterned non-stick material layer. The at least one metal interconnect having an upper surface. The patterned non-stick material layer is removed.
    Type: Grant
    Filed: February 8, 2002
    Date of Patent: March 11, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Victor Seng-Keong Lim, Simon Chooi, Randall Cha
  • Patent number: 6518133
    Abstract: A method of manufacturing a transistor with a small self aligned gate and self aligned elevated source/drain regions. A first insulating layer is formed over a substrate. A first opening is formed in the first insulating layer to expose the substrate. We form a gate dielectric layer over the substrate in the first opening. Next, first spacers are formed on the sidewalls of the first insulating layer. A gate layer is formed over the first insulating layer, the first spacers, and the gate dielectric layer. We planarize the gate layer to form a gate electrode. The first spacers are removed to form LDD openings. Next, we form lightly doped source/drain regions in the substrate in the LDD openings. Subsequently, second spacers are formed on the sidewalls of the first insulating layer and on the sidewalls of the gate electrode to form S/D openings. Source/drain regions are formed in the substrate in the S/D openings. Next, we form a conductive layer over the substrate at least partially filling the S/D openings.
    Type: Grant
    Filed: April 24, 2002
    Date of Patent: February 11, 2003
    Assignee: Chartered Semiconductor Manufacturing LTD
    Inventors: Alex See, Yeow Kheng Lim, Cher Liang Randall Cha
  • Patent number: 6492242
    Abstract: A process for forming a high dielectric constant, (High K), layer, for a metal-oxide-metal, capacitor structure, featuring localized oxidation of an underlying metal layer, performed at a temperature higher than the temperature experienced by surrounding structures, has been developed. A first iteration of this process features the use of a laser ablation procedure, performed to a local region of an underlying metal layer, in an oxidizing ambient. The laser ablation procedure creates the desired, high temperature, only at the laser spot, allowing a high K layer to be created at this temperature, while the surrounding structures on a semiconductor substrate, not directly exposed to the laser ablation procedure remain at lower temperatures.
    Type: Grant
    Filed: July 3, 2000
    Date of Patent: December 10, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Alex See, Cher Liang Randall Cha, Shyuz Fong Quek, Ting Cheong Ang, Wye Boon Loh, Sang Yee Loong, Jun Song, Chua Chee Tee
  • Patent number: 6429109
    Abstract: A method of forming a gate comprising the following steps. A substrate is provided. A pre-gate structure is formed over the substrate. The pregate structure includes a sacrificial metal layer between an upper gate conductor layer and a lower gate dielectric layer. The pre-gate structure is annealed to form the gate. The gate comprising: an upper silicide layer formed from a portion of the sacrificial metal layer and a portion of the upper gate conductor layer from the anneal; and a lower metal oxide layer formed from a portion of the gate dielectric layer and a portion of the sacrificial metal layer from the anneal.
    Type: Grant
    Filed: December 14, 2001
    Date of Patent: August 6, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd
    Inventors: Jia Zhen Zheng, Elgin Quek, Mei Sheng Zhou, Daniel Yen, Chew Hoe Ang, Eng Hua Lim, Randall Cha
  • Patent number: 6387747
    Abstract: A method for forming an RF inductor of helical shape having high Q and minimum area. The inductor is fabricated of metal or damascened linear segments formed on three levels of intermetal dielectric layers and interconnected by metal filled vias to form the complete helical shape with electrical continuity.
    Type: Grant
    Filed: May 31, 2001
    Date of Patent: May 14, 2002
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Randall Cha, Tae Jong Lee, Alex See, Lap Chan, Chua Chee Tee