Patents by Inventor Rasmus Nordby

Rasmus Nordby has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5161173
    Abstract: In a method of adjusting the phase of a clock generator with respect to a data signal (50) an auxiliary signal (52) is generated by comparing the data signal (50) and a clock signal (51). The auxiliary signal (52) exhibits a disuniform representation corresponding to various data bit sequences. The data sequences are detected and combined with the auxiliary signal to generate a phase adjustment signal (54) with a uniform representation corresponding to the various data bit sequences and having an average value depending upon the phase difference between clock signal and data signal. Further, a reference signal (55) may be generated, representing the average value of the phase adjustment signal (54) which responds to ideal phase state. This reference signal (55) in combination with the phase adjustment signal (54) may be used for an even more precise adjustment of the phase of the clock generator with respect to the data signal.
    Type: Grant
    Filed: December 21, 1990
    Date of Patent: November 3, 1992
    Assignee: NKT A/S NKT Alle
    Inventor: Rasmus Nordby
  • Patent number: 5022051
    Abstract: Means and structure for encoding binary data ensures that, on average, the encoded data provides a balanced data stream having an equal number of logical one and logical zero bits. An indicator bit of known value is appended to N data bits, forming a group of N+1 bits. The polarity of this group is determined, i.e. whether the group contains more ones than zeros. The cumulative polarity of all bits sent over the communication link is also maintained. When the polarity of the group is the same as the cumulative polarity, all bits in the group are inverted and the inverted group is transmitted. Otherwise the bits in the group are transmitted in their original form. To decode the transmitted bits, the bit stream is framed to separate each series of N+1 bits. The value of the indicator bit on the receiver side of the communication link indicates whether the group has been inverted. If the group has been inverted, it is reinverted on the receiver side of the link to provide the N data bits in their original form.
    Type: Grant
    Filed: November 2, 1988
    Date of Patent: June 4, 1991
    Assignee: Hewlett-Packard Company
    Inventors: Douglas Crandall, Steven R. Hessel, Thomas Hornak, Rasmus Nordby, Kent H. Springer, Craig Corsetto
  • Patent number: 4926447
    Abstract: A family of Phase Locked Loop circuits and methods for extraction of a clock signal from a digital data stream, for example as received by a data communication link receiver is taught. The circuits of this invention are particularly advantageous in gigabit rate links where the propagation delay of digital circuits is comparable to the duration of a bit time interval and therefore careful matching of clock extracting and data sampling circuit topology is required. In certain embodiments, a frequency detector is included making the structure suitable for use in situations where there is a large fractional difference between the incoming data rate and the free running frequency of the receiver VCO. Such is the case when both the incoming data rate and the receiver VCO frequency are not controlled by a precision element such as a crystal or a Surface Acoustic Wave device.
    Type: Grant
    Filed: November 18, 1988
    Date of Patent: May 15, 1990
    Assignee: Hewlett-Packard Company
    Inventors: Craig Corsetto, Tom Hornak, Rasmus Nordby, Rick C. Walker, Chu Yen
  • Patent number: 4873703
    Abstract: A synchronizing system is provided for reliably passing data across a boundary between two independent, non-correlated clocks, referred to as the receiving and transmitting clocks. The system reduces occurrence of errors due to asynchronous samplings to an arbitrarily low level based on metastable operation. The system is organized as a two port memory with unit distance code addressing the memory cells. It performs a handshake between the two non-correlated clock systems to allow for any ratio between the two clocks.
    Type: Grant
    Filed: August 19, 1988
    Date of Patent: October 10, 1989
    Assignee: Hewlett-Packard Company
    Inventors: Douglas Crandall, Vicente Cavanna, Pradip Shankar, Rasmus Nordby