Patents by Inventor Raymond Paul Rizzo

Raymond Paul Rizzo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7352755
    Abstract: A Network Interface Card (NIC) for attaching data terminal equipment to a communications network. The NIC includes a Phase Lock Loop (PLL) with a master delay structure that is operatively coupled to at least one delay line structure. The PLL generates control pulses at precise delayed intervals that are used to gate data through said at least one delay line structure.
    Type: Grant
    Filed: June 17, 2003
    Date of Patent: April 1, 2008
    Assignee: International Business Machines Corporation
    Inventors: Hayden Clay Cranford, Jr., Raymond Paul Rizzo
  • Patent number: 6721379
    Abstract: A system that generates data waveforms for transmission on a communications network includes a series of sequentially over sampled and switch current sources whose timings are locked to a master delay line and replicas thereof. The master delay is configured as a ring oscillator with its frequency looked to a precise clock reference. The clock controls the rise and fall of the data waveforms thus making them immune to variations in semiconductor processes used to implement the system.
    Type: Grant
    Filed: September 25, 1998
    Date of Patent: April 13, 2004
    Assignee: International Business Machines Corporation
    Inventors: Hayden Clay Cranford, Jr., Raymond Paul Rizzo
  • Patent number: 6650661
    Abstract: A device and method that adjust data due to temperature variations is disclosed. The data is captured in a multi-stage delay line. A first controller parses the data and identifies an Edge1 value and an Edge2 value for bits in the delay line. The edge values are used to generate signals that set a Multiplexer 1 (MUX1) and a Multiplexer 2 (MUX2) to select bits from the delay line. A second controller processes an edge sample from bits in the delay line to determine if the data has shifted in the delay line relative to the current multiplexer settings. An edge sample is a snapshot of the delay line values. The new edge values generated by the second controller are selectively filtered and integrated with initial edge values to generate new settings for the MUX1 and MUX2.
    Type: Grant
    Filed: June 11, 1999
    Date of Patent: November 18, 2003
    Assignee: International Business Machines Corporation
    Inventors: Brian Buchanan, Carl Thomas Gray, Christopher G. Riedle, Raymond Paul Rizzo
  • Publication number: 20030198237
    Abstract: A system that generates data waveforms for transmission on a communications network includes a series of sequentially over sampled and switch current sources whose timings are locked to a master delay line and replicas thereof. The master delay is configured as a ring oscillator with its frequency looked to a precise clock reference. The clock controls the rise and fall of the data waveforms thus making them immune to variations in semiconductor processes used to implement the system. 1 Inventors: Hayden C. Cranford, Jr. Raymond P.
    Type: Application
    Filed: June 17, 2003
    Publication date: October 23, 2003
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Hayden Clay Cranford, Raymond Paul Rizzo
  • Patent number: 6249164
    Abstract: A delay circuit arrangement includes a delay cell and controller. The delay cell includes a differential pair of N-Channel devices and P-Channel devices coupling the differential pair to positive voltage rail. The controller provides conductivity adjustment in the P-Channel devices. Adjustment of the delay is made by adjusting the current in a device biased in its linear region and coupling the differential devices to a ground potential.
    Type: Grant
    Filed: September 25, 1998
    Date of Patent: June 19, 2001
    Assignee: International Business Machines Corporation
    Inventors: Hayden Clay Cranford, Jr., Raymond Paul Rizzo
  • Patent number: 6222380
    Abstract: An interface system that conveys data at approximately 500 MBitsps between modules. The interface system performs multistream serialization at the transmitter and multistream de-serialization at the Receiver. As a consequence, fewer interface connections are required between the modules.
    Type: Grant
    Filed: June 11, 1999
    Date of Patent: April 24, 2001
    Assignee: International Business Machines Corporation
    Inventors: Robert Glen Gerowitz, Carl Thomas Gray, John Marshall, Christopher G. Riedle, Raymond Paul Rizzo
  • Patent number: 5942999
    Abstract: An integrated D/A converter has a first feedback circuit for generating a first bias voltage to compensate for systemic changes. A second feedback circuit includes a plurality of switchable current sources biased by the first bias voltage and controlled by an externally supplied attenuation control signal to generate a second bias voltage which is applied to control the D/A current sources.
    Type: Grant
    Filed: August 8, 1997
    Date of Patent: August 24, 1999
    Assignee: International Business Machines Corporation
    Inventors: Hayden Clavie Cranford, Jr., Raymond Paul Rizzo