Patents by Inventor Reeni Goldin

Reeni Goldin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4527251
    Abstract: A remapping method and apparatus is employed by a memory controller system which includes a microprocessing section which couples to a memory section. The memory section includes a partially good bulk random access memory constructed from a plurality of bit wide chips containing a predefined small number of row or column faults randomly distributed. System columns of chips are organized into a plurality of groups or slices, each of which provide a different predetermined portion of the locations within the partially good bulk memory. A defective-free memory having substantially less capacity is similarly organized. Both memories couple to a static memory which is remapped under the control of the microprocessing section. Prior to remapping, the microprocessing section generates a "slice bit map" indicating the results of testing successive bit groups/slices within the bulk memory locations.
    Type: Grant
    Filed: December 17, 1982
    Date of Patent: July 2, 1985
    Assignee: Honeywell Information Systems Inc.
    Inventors: Chester M. Nibby, Jr., Reeni Goldin, Timothy A. Andrews
  • Patent number: 4523313
    Abstract: A memory controller includes a partial defective bulk random access memory having a number of word locations constructed from a plurality of bit wide chips containing a predefined small number of random row or column faults. System columns of chips are organized into a plurality of groups, each group providing a different predetermined portion of the number of word locations. A defect-free memory system having substantially less capacity is similarly organized. Both memories couple to a static memory which stores column addresses associated with good memory locations and slice bit codes specifying the operational status of corresponding bit groups of word locations within both memories. During operation, read/write control circuits read and write valid words from group of bit locations from locations of both memories specified by slice bit codes.
    Type: Grant
    Filed: December 17, 1982
    Date of Patent: June 11, 1985
    Assignee: Honeywell Information Systems Inc.
    Inventors: Chester M. Nibby, Jr., Reeni Goldin, Timothy A. Andrews