Patents by Inventor Remy Chelini

Remy Chelini has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070209178
    Abstract: A method for forming embedded capacitors on a printed circuit board is disclosed. The capacitor is formed on the printed circuit board by a depositing a first dielectric layer over one or more electrodes situated on the PCB. Another electrode is formed on top of the first dielectric layer and a second dielectric layer is deposited on top of that electrode. A third electrode is formed on top of the second dielectric layer. The two dielectric layers are abrasively delineated in a single step by a method such as sand blasting to define portions of the first and second dielectric layers to create a multilayer capacitive structure.
    Type: Application
    Filed: March 10, 2006
    Publication date: September 13, 2007
    Applicant: MOTOROLA, INC.
    Inventors: Jovica Savic, Remy Chelini, Gregory Dunn
  • Publication number: 20070139864
    Abstract: Embedded capacitors comprise a bimetal foil (500) that includes a first copper layer (205) and an aluminum layer (210) on the first copper layer. The aluminum layer has a smooth side adjacent the first copper layer and a high surface area textured side (215) opposite the first copper layer. The bimetal foil further includes an aluminum oxide layer (305) on the high surface area textured side of the aluminum layer, a conductive polymerlayer (420) on the aluminum oxide layer, and a second copper layer (535) overlying the aluminum oxide layer. The bimetal foil may be embedded in a circuit board (700) to form high value embedded capacitors.
    Type: Application
    Filed: December 21, 2005
    Publication date: June 21, 2007
    Inventors: Gregory Dunn, Remy Chelini, Robert Croswell, Philip Lessner, Michael Prevallet, John Prymak
  • Publication number: 20060269728
    Abstract: In one embodiment, a peelable circuit board foil (200) has a metal support layer (205) and a conductive metal foil layer (210) bonded by an inorganic high temperature release structure (215) that comprises a co-deposited layer (250) and a metal oxide layer (260). The co-deposited layer comprises an admixture of nickel and one or more of boron, phosphorus, and chromium. In a second embodiment, the peelable printed circuit foil (200) has a crystallized dielectric oxide layer (405) disposed on the metal foil layer and an electrode layer (415) disposed on the crystallized dielectric oxide layer, forming a dielectric peelable circuit board foil (400) that may be adhered to a layer of a flexible or rigid circuit board, after which the metal support layer can be peeled away, leaving a capacitive structure including the metal foil layer, the crystallized dielectric oxide layer, and the electrode layer.
    Type: Application
    Filed: May 27, 2005
    Publication date: November 30, 2006
    Inventors: Gregory Dunn, Remy Chelini, Timothy Dean
  • Publication number: 20050135074
    Abstract: A dielectric circuit board foil (400, 600) includes a conductive metal foil layer (210, 660), a crystallized dielectric oxide layer (405, 655) disposed adjacent a first surface of the conductive metal foil layer, a lanthanum nickelate layer (414, 664) disposed on the crystallized dielectric oxide layer, and an electrode layer (415, 665) that is substantially made of one or more base metals disposed on the lanthanum nickelate layer. The foil (400, 600) may be adhered to a printed circuit board sub-structure (700) and used to economically fabricate a plurality of embedded capacitors, including isolated capacitors of large capacitive density (>1000 pf/mm2).
    Type: Application
    Filed: December 23, 2003
    Publication date: June 23, 2005
    Inventors: Gregory Dunn, Remy Chelini, Robert Croswell, Timothy Dean, Claudia Gamboa, Jovica Savic
  • Publication number: 20050104207
    Abstract: The invention provides an integrated device with corrosion-resistant capped bond pads. The capped bond pads include at least one aluminum bond pad on a semiconductor substrate. A layer of electroless nickel is disposed on the aluminum bond pad. A layer of electroless palladium is disposed on the electroless nickel, and a layer of immersion gold is disposed on the electroless palladium. A capped bond pad and a method of forming the capped bond pads are also disclosed.
    Type: Application
    Filed: November 5, 2004
    Publication date: May 19, 2005
    Inventors: Timothy Dean, Terance Blake, Gregory Dunn, Remy Chelini, William Lytle, Owen Fay, George Strumberger
  • Publication number: 20050079375
    Abstract: In one embodiment, a peelable circuit board foil (200) has a metal support layer (205) and a conductive metal foil layer (210) bonded by an inorganic release material (215). The conductive metal foil layer has an exposed surface (212) that is coated with a high temperature anti-oxidant barrier (220) and has a roughness less than 0.05 microns RMS. In a second embodiment, the peelable printed circuit foil (200) has a crystallized dielectric oxide layer (405) disposed on the exposed surface of the conductive metal foil layer and an electrode layer (415) disposed on the crystallized dielectric oxide layer, forming a dielectric peelable circuit board foil (400) that may be adhered to a layer of a flexible or rigid circuit board, after which the metal support layer can be peeled away, leaving a capacitive structure including the metal foil layer, the crystallized dielectric oxide layer, and the electrode layer.
    Type: Application
    Filed: October 9, 2003
    Publication date: April 14, 2005
    Inventors: Timothy Dean, Gregory Dunn, Remy Chelini, Claudia Gamboa
  • Publication number: 20050001324
    Abstract: The invention provides an integrated device with corrosion-resistant capped copper bond pads. The capped copper bond pads include at least one copper bond pad on a semiconductor substrate. An activation layer comprising one of immersion palladium, electroless cobalt, or immersion ruthernium is disposed on the copper bond pad. A first intermediate layer of electroless nickel-boron alloy is disposed on the activation layer. A second intermediate layer comprising one of electroless nickel or electroless palladium is disposed on the first intermediate layer, and an immersion gold layer is disposed on the second intermediate layer. A capped copper bond pad and a method of forming the capped copper bond pads are also disclosed.
    Type: Application
    Filed: July 1, 2003
    Publication date: January 6, 2005
    Inventors: Gregory Dunn, Owen Fay, Timothy Dean, Terance Blake, Remy Chelini, William Lytle, George Strumberger
  • Publication number: 20050001316
    Abstract: The invention provides an integrated device with corrosion-resistant capped bond pads. The capped bond pads include at least one aluminum bond pad on a semiconductor substrate. A layer of electroless nickel is disposed on the aluminum bond pad. A layer of electroless palladium is disposed on the electroless nickel, and a layer of immersion gold is disposed on the electroless palladium. A capped bond pad and a method of forming the capped bond pads are also disclosed.
    Type: Application
    Filed: July 1, 2003
    Publication date: January 6, 2005
    Inventors: Timothy Dean, Terance Blake, Gregory Dunn, Remy Chelini, William Lytle, Owen Fay, George Strumberger