Patents by Inventor Reza Bagger

Reza Bagger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10447250
    Abstract: An electronic latch circuit, a 4-phase signal generator, a multi-stage frequency divider and a poly-phase signal generator are disclosed. The electronic latch circuit comprises an output circuit comprising a first output and a second output. The electronic latch circuit further comprises an input circuit comprising a first input, a second input and a clock signal input. The electronic latch circuit is configured to change state based on the input signals' level at the inputs of the input circuit and a present state of the output circuit. The 4-phase signal generator is built with two electronic latch circuits. The multi-stage frequency dividers and poly-phase signal generators comprise a plurality of the electronic latch circuits and 4-phase signal generators.
    Type: Grant
    Filed: December 2, 2015
    Date of Patent: October 15, 2019
    Assignee: Telefonaktiebolaget LM Ericsson (publ)
    Inventor: Reza Bagger
  • Patent number: 10447251
    Abstract: The present invention relates to a combiner latch circuit for generation of one phase differential signal pair or two phase differential signal pairs. The combiner latch circuit comprises an input circuit configured to select a state of the output circuit from a group of: a fourth state comprising the differential output X=1, Y=0, a fifth state comprising the differential output X=0, Y=1. The input circuit is further configured to select the fourth state if the input A=0 and the input B=1 and the clock input encounter a leading edge from 0 to 1 and the output circuit is in the fifth state, and select the fifth state if the input A=1 and the input B=0 and the clock input encounter a leading edge from 0 to 1 and the output circuit is in the fourth state.
    Type: Grant
    Filed: December 2, 2015
    Date of Patent: October 15, 2019
    Assignee: Telefonaktiebolaget L M Ericsson (publ)
    Inventor: Reza Bagger
  • Patent number: 10250237
    Abstract: An electronic latch circuit (100) and a multi-phase signal generator (300) are disclosed. The electronic latch circuit (100) comprises an output circuit (105) comprising a first output (X, 106), a second output (Y, 107) and a third output (Z, 108). The electronic latch circuit (100) further comprises an input circuit (101) comprising a first input (A, 102), a second input (B, 103) and a clock signal input (CLK, 104). The electronic latch circuit (100) is configured to change state based on input signals at the inputs (A, B, CLK) of the input circuit (101) and a present state of the output circuit (105). The multi-phase signal generator (300) comprises a plurality N of the electronic latch circuit (100) for generating N phase signals with individual phases. The plurality N of the electronic latch circuit (100) are cascaded with each other.
    Type: Grant
    Filed: May 4, 2015
    Date of Patent: April 2, 2019
    Assignee: TELEFONAKTIEBOLAGET LM ERICSSON (PUBL)
    Inventor: Reza Bagger
  • Patent number: 10177748
    Abstract: The present invention relates to an electronic latch circuit, a method, and a 4-phase generator. The electronic latch circuit comprises an output circuit comprising an output X, and an output Y. The electronic latch circuit further comprises an input circuit, comprising an input A, an input B, and a clock signal input. The input circuit is connected to the output circuit, and configured to select a state of the output circuit from the group of a first state, a second state, and a third state. The input circuit is further configured to select the first state upon detecting a high state on the input B, a transition on the clock signal input from a low state to a high state, and a low state on the input A, and that the electronic latch circuit is in the second state.
    Type: Grant
    Filed: December 2, 2014
    Date of Patent: January 8, 2019
    Assignee: TELEFONAKTIEBOLAGET LM ERICSSON (PUBL)
    Inventor: Reza Bagger
  • Publication number: 20180287594
    Abstract: The present invention relates to an electronic latch circuit, a method, and a 4-phase generator. The electronic latch circuit comprises an output circuit comprising an output X, and an output Y. The electronic latch circuit further comprises an input circuit, comprising an input A, an input B, and a clock signal input. The input circuit is connected to the output circuit, and configured to select a state of the output circuit from the group of a first state, a second state, and a third state. The input circuit is further configured to select the first state upon detecting a high state on the input B, a transition on the clock signal input from a low state to a high state, and a low state on the input A, and that the electronic latch circuit is in the second state.
    Type: Application
    Filed: December 2, 2014
    Publication date: October 4, 2018
    Inventor: Reza BAGGER
  • Publication number: 20170324402
    Abstract: The present invention relates to a combiner latch circuit for generation of one phase differential signal pair or two phase differential signal pairs. The combiner latch circuit comprises an input circuit configured to select a state of the output circuit from a group of: a fourth state comprising the differential output X=1, Y=0, a fifth state comprising the differential output X=0, Y=1. The input circuit is further configured to select the fourth state if the input A=0 and the input B=1 and the clock input encounter a leading edge from 0 to 1 and the output circuit is in the fifth state, and select the fifth state if the input A=1 and the input B=0 and the clock input encounter a leading edge from 0 to 1 and the output circuit is in the fourth state.
    Type: Application
    Filed: December 2, 2015
    Publication date: November 9, 2017
    Applicant: Telefonaktiebolaget LM Ericsson (publ)
    Inventor: Reza Bagger
  • Publication number: 20170324414
    Abstract: An electronic latch circuit, a 4-phase signal generator, a multi-stage frequency divider and a poly-phase signal generator are disclosed. The electronic latch circuit comprises an output circuit comprising a first output and a second output. The electronic latch circuit further comprises an input circuit comprising a first input, a second input and a clock signal input. The electronic latch circuit is configured to change state based on the input signals' level at the inputs of the input circuit and a present state of the output circuit. The 4-phase signal generator is built with two electronic latch circuits. The multi-stage frequency dividers and poly-phase signal generators comprise a plurality of the electronic latch circuits and 4-phase signal generators.
    Type: Application
    Filed: December 2, 2015
    Publication date: November 9, 2017
    Applicant: Telefonaktiebolaget LM Ericsson (publ)
    Inventor: Reza Bagger
  • Publication number: 20170244393
    Abstract: An electronic latch circuit (100) and a multi-phase signal generator (300) are disclosed. The electronic latch circuit (100) comprises an output circuit (105) comprising a first output (X, 106), a second output (Y, 107) and a third output (Z, 108). The electronic latch circuit (100) further comprises an input circuit (101) comprising a first input (A, 102), a second input (B, 103) and a clock signal input (CLK, 104). The electronic latch circuit (100) is configured to change state based on input signals at the inputs (A, B, CLK) of the input circuit (101) and a present state of the output circuit (105). The multi-phase signal generator (300) comprises a plurality N of the electronic latch circuit (100) for generating N phase signals with individual phases. The plurality N of the electronic latch circuit (100) are cascaded with each other.
    Type: Application
    Filed: May 4, 2015
    Publication date: August 24, 2017
    Inventor: Reza Bagger
  • Patent number: 9660583
    Abstract: It is presented a signal generator for providing a first signal on a first output and a second signal on a second output wherein the first signal and the second signal are provided with phase shift relative to each other. The signal generator comprises: a control loop controller; a comparator; a phase shifter, the phase shifter being arranged to provide the first signal on the first output and the second signal on the second output; and a phase error detector, the inputs of which are connected to the outputs of the phase shifter and the output of which is connected to an input of the control loop controller. The output of the control loop controller is connected in a feedback loop to a first input of the comparator, and a second input of the comparator is arranged to be connected to an alternating current source.
    Type: Grant
    Filed: October 11, 2013
    Date of Patent: May 23, 2017
    Assignee: Telefonaktiebolaget L M Ericsson (publ)
    Inventors: Reza Bagger, Stefan Sahl
  • Publication number: 20160254784
    Abstract: It is presented a signal generator for providing a first signal on a first output and a second signal on a second output wherein the first signal and the second signal are provided with phase shift relative to each other. The signal generator comprises: a control loop controller; a comparator; a phase shifter, the phase shifter being arranged to provide the first signal on the first output and the second signal on the second output; and a phase error detector, the inputs of which are connected to the outputs of the phase shifter and the output of which is connected to an input of the control loop controller. The output of the control loop controller is connected in a feedback loop to a first input of the comparator, and a second input of the comparator is arranged to be connected to an alternating current source.
    Type: Application
    Filed: October 11, 2013
    Publication date: September 1, 2016
    Inventors: Reza BAGGER, Stefan SAHL
  • Patent number: 8818310
    Abstract: The noise response in a passive mixer circuit is improved by discharging the switching transistors in the mixer circuit in an appropriate time slot prior to activation. In addition to improving the noise response, tilt in conversion gains and linearity can be reduced. A passive mixer circuit includes bypass switches arranged in proximity to the switching transistors that make up the mixer core. These bypass switches, which are activated in intervals just prior to the active intervals of their neighboring switching transistors, discharge to ground accumulated charges on the switching transistors or on reactive components around switches.
    Type: Grant
    Filed: June 27, 2012
    Date of Patent: August 26, 2014
    Assignee: Telefonaktiebolaget L M Ericsson (publ)
    Inventor: Reza Bagger
  • Publication number: 20140004805
    Abstract: The noise response in a passive mixer circuit is improved by discharging the switching transistors in the mixer circuit in an appropriate time slot prior to activation. In addition to improving the noise response, tilt in conversion gains and linearity can be reduced. A passive mixer circuit includes bypass switches arranged in proximity to the switching transistors that make up the mixer core. These bypass switches, which are activated in intervals just prior to the active intervals of their neighboring switching transistors, discharge to ground accumulated charges on the switching transistors or on reactive components around switches.
    Type: Application
    Filed: June 27, 2012
    Publication date: January 2, 2014
    Applicant: TELEFONAKTIEBOLAGET LM ERICSSON (PUBL)
    Inventor: Reza Bagger
  • Patent number: 7515006
    Abstract: An LC resonator (117; 122) for a voltage controlled oscillator (13; 116) has an inductive transmission line 31; 51), and input and output ports (33a-b; 53a-b) connected to the transmission line, wherein the transmission line is grounded (G) in at least one end portion thereof. The inductive transmission line has a plurality of connection ports (P) that are capable of being connected to each other or to ground in order to tune the resonance frequency of the LC resonator from one frequency band to another. Further, a trimming capacitor (C) may be interconnected in the transmission line in order to further tune the resonance frequency of the LC resonator. Preferably, the LC resonator is formed as a microstrip or strip line structure in essentially a C or S shape on a laminate substrate (101-103).
    Type: Grant
    Filed: May 31, 2007
    Date of Patent: April 7, 2009
    Assignee: Infineon Technologies AG
    Inventors: Reza Bagger, Richard Wallace, Tobias Hahn, Dante Palima
  • Publication number: 20080036548
    Abstract: An LC resonator for a voltage controlled oscillator comprises an inductive transmission line, input and output ports connected to the transmission line, and a capacitor interconnected in the transmission line, wherein the transmission line is grounded in at least one end portion thereof. The inductive transmission line comprises a plurality of connection ports that are capable of being connected to each other or to ground in order to tune the resonance frequency of the LC resonator from one frequency band to another, and the capacitor is a trimming capacitor in order to tune the resonance frequency of the LC resonator. Preferably, the LC resonator is formed as a microstrip or strip line structure in essentially a C or S shape on a laminate substrate.
    Type: Application
    Filed: May 31, 2007
    Publication date: February 14, 2008
    Inventors: Reza Bagger, Richard Wallace, Tobias Hahn, Dante Palima